

# Interconnect

This chapter describes the device interconnect.

NOTE: The level 3 (L3) interconnect is an instantiation of the NoC interconnect from Arteris, Inc. Arteris is a registered trademark of Arteris, Inc.

This document contains materials that are ©Arteris, Inc., and that constitute proprietary information of Arteris, Inc.

All materials and trademarks are used under license from Arteris, Inc. For additional information, see the Arteris Reference manuals, or contact Arteris, Inc.

NoC is an abbreviation for Network On Chip.

#### NOTE:

The level 4 (L4) interconnects are instantiations of the Sonics3220™ interconnect from Sonics, Inc.

This document contains materials that are ©2003-2010 Sonics, Inc., and that constitute proprietary information of Sonics, Inc.

SonicsLX and Sonics3220, are trademarks or registered trademarks of Sonics, Inc. All such materials and trademarks are used under license from Sonics, Inc. For additional information, see the SonicsLX or Sonics3220 Reference manuals, or contact Sonics, Inc.

SLX is an abbreviation for SonicsLX®.

#### **Topic**

**Page** 

| 14.1 | Interconnect Overview | 3025 |
|------|-----------------------|------|
| 14.2 | L3_MAIN Interconnect  | 3028 |
| 14.3 | L4 Interconnects      | 3206 |
|      | <del>-</del>          |      |



www.ti.com Interconnect Overview

#### 14.1 Interconnect Overview

# 14.1.1 Terminology

The following terminology is critical to understanding the interconnect:

 Initiator: Module able to initiate read and write requests to the chip interconnect (typically: processors, DMA, etc.).

Target: Unlike an initiator, a target module cannot generate read/write requests to the chip
interconnect, but it can respond to these requests. However, it may generate interrupts or a DMA
request to the system (typically: peripherals, memory controllers).

**NOTE:** A module can have several separate ports; therefore, a module can be an initiator and a target.

- Agent: Each connection of one module to one interconnect is done using an agent, which is an
  adaptation (sometimes configurable) between the module and the interconnect. A target module is
  connected by a target agent (TA), and an initiator module is connected by an initiator agent (IA).
- Interconnect: The decoding, routing, and arbitration logic that enables the connection between multiple initiator modules and multiple target modules connected on it. Quality of service (QoS) is guaranteed.
- Register target (RT): Special TA used to access the interconnect internal configuration registers
- Data-flow signal: Any signal that is part of a clearly identified transfer or data flow (typically: command, address, byte enables, etc.). Signal behaviour is defined by the protocol semantics.
- Sideband signal: Any signal whose behaviour is not associated to a precise transaction or data flow.
- Out-of-band error: Any signal whose behaviour is associated to a device error-reporting scheme, as
  opposed to in-band errors.

NOTE: Interrupt requests and DMA requests are not routed by the interconnect in the device.

- Firewall: A programmable feature integrated in a target agent or L4 interconnect to prevent unauthorized access to or from a module. A firewall can be configured using three criteria:
  - Initiator requesting access
  - Address space access
  - Type of access
- ConnID: Any transaction in the system interconnect is tagged by an in-band qualifier ConnID, which uniquely identifies the initiator at a given interconnect point. A ConnID is transmitted in band with the request and is used for firewall and error-logging mechanism.
- Firewall comparison mechanism: A comparison made in the firewall between access in-band qualifiers and access permissions that are programmed in the firewall configuration registers. If the comparison is successful, access is allowed; otherwise, access is denied.
- MCmd qualifier: Command bus that indicates the type of transfer requested. Table 14-1 lists the commands encoded. For information specific to L3 Interconnect error logging, see L3 Firewall Error-Logging Registers

| MCmd[2:0] | Transaction Type  |
|-----------|-------------------|
| 0 0 0     | Idle              |
| 0 0 1     | Write             |
| 0 1 0     | Read              |
| 0 1 1     | ReadEx            |
| 100       | Read link         |
| 1 0 1     | Write nonposted   |
| 1 1 0     | Write conditional |

Table 14-1. MCmd Qualifier Description



Interconnect Overview www.ti.com

Table 14-1. MCmd Qualifier Description (continued)

| MCmd[2:0] | Transaction Type |
|-----------|------------------|
| 1 1 1     | Write broadcast  |

 MReqInfo qualifier: Four MReqInfo qualifiers describe the access during the use of the firewall comparison mechanism, as described in Table 14-2.

Table 14-2. MRegInfo Qualifier Description

| Qualifiers     | Description          |
|----------------|----------------------|
| MReqType       | 0: Data access       |
|                | 1: Opcode fetch      |
| MReqSupervisor | 0: User mode         |
|                | 1: Supervisor mode   |
| MReqDebug      | 0: Functional access |
|                | 1: Debug access      |

- Register that configures the combination of the MReqInfo, allowing access permission to the target module (TM) based on the MReqInfo in-band qualifier values.
- SError: Target that indicates an error condition to the initiator.
- SResp qualifier: Response from the target to the initiator concerning the transaction, as described in Table 14-3.

Table 14-3. SResp Qualifier Description

| SResp[1:0] | Description       |
|------------|-------------------|
| 0 0        | No response       |
| 0 1        | Data valid/accept |
| 10         | Not used          |
| 11         | Error             |

MTagID: Interconnect qualifier generated by the L3\_MAIN masters which purpose is to identify whether
reordering is allowed or not relative to other transactions. Strong ordering is ensured by using same
MTagID values between transactions. Reordering is allowed by using different MTagID values between
transactions.

The MTagID values may or may not be changed by the interconnect, but the intended reordering restriction must match what came from the master. In other words, the interconnect allocates dynamically MTagID values in such a way that the intended reordering restrictions from each master are honored.

## 14.1.2 Architecture Overview

The device memory hierarchy includes four levels:

- L1 is internal to the CPUs. It concerns data exchange with the internal Level1 cache memory subsystem, and it is the closest memory to the microprocessor unit (MPU) core and the IVA core.
- L2 is included in the IPU subsystem and the MPU subsystem.
- The chip-level interconnect consists of one L3 interconnect and five L4 interconnects. It enables communication among the modules and subsystems in the device.

**NOTE:** ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.

Figure 14-1 shows an overview of the L3 and L4 interconnect architecture.



www.ti.com Interconnect Overview



Figure 14-1. Interconnect Overview

- L3 handles many types of data transfers, especially exchanges with system-on-chip/external memories. L3 transfers data with a maximum width of 128 bits from the initiator to the target. The L3 interconnect is a little-endian platform
- The L4 is composed of the following:
  - L4\_CFG: Includes the majority of the firewall configuration interface for level 3 (L3) system modules and peripheral interconnect;
  - L4\_PER: Includes the main peripherals that require system direct memory access (sDMA) access.
     L4\_PER has three instances L4\_PER1, L4\_PER2 and L4\_PER3. Each of these three instances has three ports connecting it to L3 MAIN interconnect:
    - L4\_PER1\_P1, L4\_PER1\_P2, L4\_PER1\_P3
    - L4\_PER2\_P1, L4\_PER2\_P2, L4\_PER2\_P3
    - L4 PER3 P1, L4 PER3 P2, L4 PER3 P3.

Through the L3\_MAIN interconnect, different initiators can access each of these L4\_PERx\_Pi ports. For information regarding which L4\_PERx\_Pi port each initiator accesses, see .

L4\_WKUP: Includes peripherals attached to the WKUP power domain.

Modules are connected to the interconnect through an IA for the initiator module and a TA for target modules. Each module/subsystem connection is statically configured to tune the access, depending on the characteristics of the module.

To unauthorize a module or L4 interconnect access, some TAs include configurable firewalls (FWs). A firewall restricts or filters the accesses allowed to an initiator according to different access criteria. The firewalls can usually be configured by software.

The L3 and L4 interconnect default settings are fully functional; they enable all possible functional data paths and a minimal default protection setting.



#### 14.2 L3 MAIN Interconnect

This section describes the L3\_MAIN interconnect and its components. With the exception of register points, each component includes functions for the request and response networks.

## 14.2.1 L3\_MAIN Interconnect Overview

The L3\_MAIN interconnect links cores in a flexible topology that couples low power with high performance. Innovative physical structures and advanced protocols ensure bandwidth and latency to individual IP cores, providing dedicated connections between IP cores and logical connections over a shared interconnect.

The main features of the L3\_MAIN interconnects are:

- NIUs: Master NIUs for the IAs and slave NIUs for the TAs
- · A partially depleted cross-bar exchange network
- A special internal slave NIU for accessing L3\_MAIN interconnect configuration registers
- QoS management for real-time hardware operators, while maintaining optimal memory latency for CPU access to memory resources
- True little-endian platform
- Transaction errors tracking and logging registers
- All signaling support for chip-level power-management infrastructure
- One interrupt line signaling transaction error
- One interrupt line for reporting satistical events on the L3\_MAIN interconnect

**NOTE:** ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.

Figure 14-2 shows an overview of the L3 interconnect and the peripherals attached to it.



www.ti.com



Figure 14-2. L3\_MAIN Interconnect Overview



# 14.2.2 L3\_MAIN Interconnect Integration

Table 14-4 through Table 14-6 summarize the integration of the module in the device.

# Table 14-4. L3\_MAIN Integration Attributes

| Module Instance | Attributes   |
|-----------------|--------------|
| Module instance | Power Domain |
| L3_MAIN         | PD_COREAON   |

# Table 14-5. L3\_MAIN Clocks and Resets

| Clocks                                                                        |                            |                        |             |                                         |
|-------------------------------------------------------------------------------|----------------------------|------------------------|-------------|-----------------------------------------|
| Module<br>Instance                                                            | Destination Signal<br>Name | Source Signal Name     | Source      | Description                             |
| L3_MAIN                                                                       | L3_CLK1                    | L3MAIN1_L3_GICLK       | PRCM        | Functional and interface clock          |
|                                                                               | L3_CLK2                    | L3INSTR_L3_GICLK       | PRCM        | Functional and interface clock          |
|                                                                               |                            | Resets                 |             |                                         |
| Module Destination Signal Source Signal Name Source Description Instance Name |                            |                        | Description |                                         |
| L3_MAIN_MAIN                                                                  | L3_CORE_RET_RST            | CORE_PWRON_RET_RS<br>T | PRCM        | Reset of L3_MAIN interconnect registers |
|                                                                               | L3_CORE_RST                | CORE_RST               | PRCM        | Reset of L3_MAIN interconnect           |

# Table 14-6. L3\_MAIN Hardware Requests

| Interrupts Requests |                        |                                      |                           |                                              |
|---------------------|------------------------|--------------------------------------|---------------------------|----------------------------------------------|
| Module Instance     | Source Signal Name     | Destination<br>IRQ_CROSSBAR<br>Input | Default Mapping           | Description                                  |
| L3_MAIN             | L3_MAIN_IRQ_DBG_ERR    | IRQ_CROSSBAR_4                       | MPU_IRQ_9                 | Interrupt indicating debug error occurrence. |
|                     |                        |                                      | DSP1_IRQ_35               |                                              |
|                     |                        |                                      | DSP2_IRQ_35               |                                              |
|                     | L3_MAIN_IRQ_APP_ERR    | IRQ_CROSSBAR_5                       | MPU_IRQ_10 <sup>(1)</sup> | Interrupt indicating                         |
|                     |                        |                                      | DSP1_IRQ_36               | application error occurrence.                |
|                     |                        |                                      | DSP2_IRQ_36               |                                              |
|                     |                        |                                      | IPU1_IRQ_46               |                                              |
|                     |                        |                                      | IPU2_IRQ_46               |                                              |
|                     |                        |                                      | EVE1_IRQ_4                |                                              |
|                     |                        |                                      | EVE2_IRQ_4                |                                              |
|                     |                        |                                      | EVE3_IRQ_4                |                                              |
|                     |                        |                                      | EVE4_IRQ_4                |                                              |
|                     | L3_MAIN_IRQ_STAT_ALARM | IRQ_CROSSBAR_11                      | MPU_IRQ_16                | Statistic collector alarm interrupt.         |
|                     |                        |                                      | DSP1_IRQ_42               |                                              |
|                     |                        |                                      | DSP2_IRQ_42               |                                              |

The L3\_MAIN\_IRQ\_APP\_ERR interrupt is directly mapped to the MPU\_IRQ\_10 line bypassing IRQ\_CROSSBAR\_5. In all other cases IRQ\_CROSSBAR\_5 is used to map L3\_MAIN\_IRQ\_APP\_ERR to the corresponding INTC.



NOTE: EVE1, EVE2, EVE3 and EVE4 are not supported in this family of devices.

**NOTE:** The "**Default Mapping**" column in Table 14-6 L3\_MAIN Hardware Requests shows the default mapping of module IRQ source signals. These IRQ source signals can also be

mapped to other lines of each device Interrupt controller through the IRQ\_CROSSBAR

module.

For more information about the IRQ\_CROSSBAR module, see Section 18.4.6.4, IRQ\_CROSSBAR Module Functional Description, in Chapter 18, Control Module. For more information about the device interrupt controllers, see Chapter 17, Interrupt Controllers.



# 14.2.3 L3\_MAIN Interconnect Functional Description

#### 14.2.3.1 Module Use in L3 MAIN Interconnect

The L3\_MAIN interconnect network components have ConnID values for each master NIU or slave NIU. The ID uniquely identifies the master NIU or the slave NIU for an interconnect transfer. The interconnect uses ConnIDs for a number of purposes, including the following:

- Slave NIUs for error logging
- Power disconnect slave NIU for error logging
- Eight FLAGMUXes to mask interrupts
- STATCOLL for configuring and monitoring: The STATCOLL components compute the traffic statistics within a user-defined window and periodically report to the user through the debug interface.
- Bandwidth regulator for configuration

#### 14.2.3.2 Module Distribution

Master NIUs and slave NIUs provide the interface to connect the different modules to their associated interconnect.

Table 14-7 and Table 14-8 list all the modules and subsystems with their associated agents. The agents are listed for each L3\_MAIN interconnect domain.

# 14.2.3.2.1 L3\_MAIN Interconnect Agents

Any initiator or target core is connected to the L3\_MAIN interconnect through an NIU. NIUs act as entry points to the L3\_MAIN interconnect, and also include various programming registers. Table 14-7 lists the supported master NIU ports.

**Table 14-7. Master NIUs** 

| Master NIU                                                        | Description                                                                                                                       |
|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| MPU_INIT                                                          | MPU initiator port. One 64b OCP initiator port, and two 128b ports connected directly to the EMIF, bypassing L3                   |
| DSP1_INIT                                                         | DSP Initiator port. One 128b MDMA interconnect initiator port (used also for cache requests) One EDMA initiator port per instance |
| DSP2_INIT                                                         | DSP Initiator port. One 128b MDMA interconnect initiator port (used also for cache requests) One EDMA initiator port per instance |
| EVE1_INIT  NOTE: EVE1 is not supported in this family of devices. | Embedded Vision Engine 1 (EVE1) initiator port.<br>Two 128b interconnect initiator ports (P1/P2)                                  |
| EVE2_INIT  NOTE: EVE2 is not supported in this family of devices. | Embedded Vision Engine 2 (EVE2) initiator port.<br>Two 128b interconnect initiator ports (P1/P2)                                  |
| EVE3_INIT  NOTE: EVE3 is not supported in this family of devices. | EVE3 initiator port. Two 128b interconnect initiator ports (P1/P2)                                                                |
| EVE4_INIT  NOTE: EVE4 is not supported in this family of devices. | EVE4 initiator port. Two 128b interconnect intiator ports (P1/P2)                                                                 |
| IVA_INIT                                                          | Image and video accelerator (IVA) initiator port.<br>One 128b initiator port                                                      |
| GPU_P1_INIT                                                       | GPU 128b initator port 1                                                                                                          |
| GPU_P2_INIT                                                       | GPU 128b initiator port 2                                                                                                         |
| BB2D_P1_INIT                                                      | 2D Graphics Accelerator 128b port 1                                                                                               |
| BB2D_P2_INIT                                                      | BB2D 128b port 2                                                                                                                  |



Table 14-7. Master NIUs (continued)

| Table 14-7. Waster NIOS (Continued)                          |                                                                                                             |  |  |
|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|--|
| Master NIU                                                   | Description                                                                                                 |  |  |
| DSS_INIT                                                     | Display SubSystem initiator port. One 128b initiator port                                                   |  |  |
| VIP1_INIT                                                    | VIP initiator ports. Two 128b initiator ports                                                               |  |  |
| VIP2_INIT                                                    | VIP initiator ports. Two 128b initiator ports                                                               |  |  |
| VIP3_INIT                                                    | VIP initiator ports. Two 128b initiator ports                                                               |  |  |
| VPE_INIT                                                     | Video Processing engine                                                                                     |  |  |
| PCIE1_INIT                                                   | PCIe 1 64b initiator port                                                                                   |  |  |
| PCIE2_INIT                                                   | PCIe 2 64b initiator port                                                                                   |  |  |
| PRUSS1_P1_INIT                                               | PRU-ICSS1 32b initiator port 1                                                                              |  |  |
| PRUSS1_P2_INIT                                               | PRU-ICSS1 32b initiator port 2                                                                              |  |  |
| PRUSS2_P1_INIT                                               | PRU-ICSS2 32b initiator port 1                                                                              |  |  |
| PRUSS2_P2_INIT                                               | PRU-ICSS2 32b initiator port 2                                                                              |  |  |
| TPTC1_INIT                                                   | EDMA TPTC initiator port. Two 128b initiator ports(one read port and one write port)                        |  |  |
| TPTC2_INI                                                    | EDMA TPTC initiator port. Two 128b initiator ports(one read port and one write port)                        |  |  |
| MMU1_INIT                                                    | MMU initiator port.One 128b initiator port                                                                  |  |  |
| MMU2_INIT                                                    | MMU initiator port. One 128b initiator port                                                                 |  |  |
| IPU1_INIT                                                    | IPU initiator port. One 64b initiator port                                                                  |  |  |
| IPU2_INIT                                                    | IPU initiator port. One 64b initiator port                                                                  |  |  |
| DMA_SYSTEM_INIT                                              | System Direct Memory Access engine 32 initiator port (32b initiator read port and 32b initiator write port) |  |  |
| MLBSS_INIT                                                   | MLB 32b initiator port                                                                                      |  |  |
| NOTE: MLB is not supported in this family of devices.        |                                                                                                             |  |  |
| GMAC_SW_INIT                                                 | GMAC_SW 32b initiator port                                                                                  |  |  |
| MMC1_INIT                                                    | MMC initiator port. One 32b initiator port                                                                  |  |  |
| MMC2_INIT                                                    | MMC2 32b initiator port                                                                                     |  |  |
| SATA_INIT                                                    | SATA 32b initiator port                                                                                     |  |  |
| USB1_INIT                                                    | USB3.0 initiator port. One 64b OTG initiator port                                                           |  |  |
| USB2_INIT                                                    | USB2.0 initiator port. One 64b OTG initiator port                                                           |  |  |
| USB3_INIT                                                    | USB2.0 initiator port. One 64b OTG initiator port                                                           |  |  |
| NOTE: USB3(ULPI) is not supported in this family of devices. |                                                                                                             |  |  |
| USB4_INIT                                                    | USB2.0 initiator port. One 64b OTG initiator port                                                           |  |  |
| NOTE: USB4(ULPI) is not supported in this family of devices. |                                                                                                             |  |  |
| IEEE1500_INIT                                                | IEEE1500 32b initiator port                                                                                 |  |  |
| DEBUGSS_INIT                                                 | Debug subsystem 32b initiator port                                                                          |  |  |

Table 14-8 lists the supported slave NIU ports.

Table 14-8. Slave NIUs

| Slave NIU       | Description                                               |
|-----------------|-----------------------------------------------------------|
| DSP1_TARG       | DSP1 128b target port                                     |
| DSP2_TARG       | DSP2 128b target port                                     |
| DMM_P1_TARG     | Dynamic memory management128b target port 1               |
| DMM_P2_TARG     | Dynamic memory management 128b target port 2              |
| IVA_CONFIG_TARG | Video accelerator subsystem 32b configuration target port |



# Table 14-8. Slave NIUs (continued)

| Table 14-8. Slave NIUS (continued)                                |                                                 |  |  |  |
|-------------------------------------------------------------------|-------------------------------------------------|--|--|--|
| Slave NIU                                                         | Description                                     |  |  |  |
| IVA_SL2IF_TARG                                                    | Video accelerator subsystem 128b SL target port |  |  |  |
| L4_CFG_TARG                                                       | L4 CFG 32b target port                          |  |  |  |
| L4_WKUP_TARG                                                      | L4 WKUP 32b target port                         |  |  |  |
| TPTC_P1_TARG                                                      | EDMA_TPTC 32b target port 1                     |  |  |  |
| TPTC_P2_TARG                                                      | EDMA_TPTC 32b target port 2                     |  |  |  |
| TPCC_TARG                                                         | EDMA_TPCC (TPCC) 32b target port                |  |  |  |
| VCP1_TARG                                                         | VCP 64b target port 1                           |  |  |  |
| NOTE: VCP1 is not supported in this family of devices.            |                                                 |  |  |  |
| VCP2_TARG                                                         | VCP 64b target port 2                           |  |  |  |
| NOTE: VCP2 is not supported in this family of devices.            |                                                 |  |  |  |
| OCMC_RAM1_TARG                                                    | On-chip memory controller 128b target port 1    |  |  |  |
| OCMC_RAM2_TARG                                                    | On-chip memory controller 128b target port 2    |  |  |  |
| OCMC_RAM3_TARG                                                    | On-chip memory controller 128b target port 3    |  |  |  |
| PCIe1/2_TARG                                                      | PCIe1/2 64b target port                         |  |  |  |
| GPU_TARG                                                          | 3D graphics accelerator 64b target port         |  |  |  |
| IPU1_P1_TARG                                                      | DUAL Cortex M4 subsystem 64b target port 1      |  |  |  |
| IPU1_P2_TARG                                                      | IPU1 64b target port 2                          |  |  |  |
| IPU2_P1_TARG                                                      | IPU2 64b target port 1                          |  |  |  |
| IPU2_P2_TARG                                                      | IPU2 64b target prot2                           |  |  |  |
| GPMC_TARG                                                         | General-purpose memory controller target port   |  |  |  |
| L4_PER/1/2/3_TARG                                                 | L4 interconnect peripherals 32b initiator port  |  |  |  |
| MCASP1_TARG                                                       | McASP1 32b target port                          |  |  |  |
| MCASP2_TARG                                                       | McASP2 32b target port                          |  |  |  |
| MCASP3_TARG                                                       | McASP3 32b target port                          |  |  |  |
| DSS_TARG                                                          | Display subsystem 64b target port               |  |  |  |
| BB2D_TARG                                                         | BB2D 32b target port                            |  |  |  |
| QSPI_TARG                                                         | QSPI 32b target port                            |  |  |  |
| EVE1_TARG                                                         | Embedded vision engine (EVE) 128b target port   |  |  |  |
| NOTE: EVE1 is not supported in this family of devices.            |                                                 |  |  |  |
| EVE2_TARG                                                         | EVE2 128b target port                           |  |  |  |
| NOTE: EVE2 is not supported in this family of devices.            |                                                 |  |  |  |
| EVE3_TARG                                                         | EVE3 128b target port                           |  |  |  |
| NOTE: EVE3 is not supported in this family of devices.            |                                                 |  |  |  |
| EVE4_TARG  NOTE: EVE4 is not supported in this family of devices. | EVE4 128b target port                           |  |  |  |
| MMU1_TARG                                                         | Memory management unit (MMU) 128b target port 1 |  |  |  |
| MMU2_TARG                                                         | MMU 128b target port 2                          |  |  |  |
| PRUSS1_TARG                                                       | PRU-ICSS1 32b target port                       |  |  |  |
| PRUSS2_TARG                                                       | PRU-ICSS2 32b target port                       |  |  |  |
| L3_INSTR_TARG                                                     | L3 instrumentation 32b target port              |  |  |  |
| DEBUGSS_TARG                                                      | Debug subsystem 32b target port                 |  |  |  |
| DEBUGSS_TARG                                                      | Debug subsystem 32b target port                 |  |  |  |



# 14.2.3.2.2 L3\_MAIN Connectivity Matrix

The L3 interconnect is divided into two clock domains L3\_CLK1 and L3\_CLK2. CLK1 domain is further splitted into two sub groups:

- L3\_CLK1\_1: Low-power domain
- L3\_CLK1\_2: Peripherals and multimedia
- L3\_CLK2: Instrumentation (debug)

The two clock elements (CLK1 and CLK2) are implemented in a different clock domain.

# 14.2.3.2.2.1 Clock Domain Mapping of the L3\_MAIN Interconnect Modules

Each clock domain (CLK1 and CLK2) has it own host, flag mux, slave NIUs, and bandwidth regulators. Table 14-9 lists the relationships between these domains and these elements.

Table 14-9. L3 MAIN Clock Domains and Elements

| Clock Domain | Elements                                               |
|--------------|--------------------------------------------------------|
|              | HOST_CLK1_1                                            |
|              | L4_WKUP                                                |
|              | VCP1                                                   |
|              | NOTE: VCP1 is not supported in this family of devices. |
|              | VCP2                                                   |
|              | NOTE: VCP2 is not supported in this family of devices. |
|              | QSPI                                                   |
|              | L4_PER3_P1                                             |
|              | L4_PER3_P2                                             |
|              | L4_PER3_P3                                             |
|              | L4_PER1_P1                                             |
|              | L4_PER1_P2                                             |
|              | L4_PER1_P3                                             |
|              | L4_PER2_P1                                             |
|              | L4_PER2_P2                                             |
|              | L4_PER2_P3                                             |
|              | PRU-ICSS1                                              |
|              | PRU-ICSS2                                              |
|              | McASP1                                                 |
|              | McASP2                                                 |
|              | McASP3                                                 |
|              | GPMC                                                   |
|              | L4_CFG                                                 |
| L3_CLK1_1    | IPU1                                                   |
|              | IPU2                                                   |
|              | DSP1 SDMA                                              |
|              | DSP2 SDMA                                              |
|              | EVE1                                                   |
|              | NOTE: EVE1 is not supported in this family of devices. |
|              | EVE2                                                   |
|              | NOTE: EVE2 is not supported in this family of devices. |
|              | EVE3                                                   |
|              | NOTE: EVE3 is not supported in this family of devices. |
|              | EVE4                                                   |
|              | NOTE: EVE4 is not supported in this family of devices. |
|              | DSS                                                    |



#### Table 14-9. L3 MAIN Clock Domains and Elements (continued)

|              | MAIN Clock Domains and Elements (continued)            |
|--------------|--------------------------------------------------------|
| Clock Domain | Elements                                               |
|              | IVA SL2IF                                              |
|              | DMM_P1                                                 |
|              | DMM_P2                                                 |
|              | OCMC_RAM2                                              |
|              | OCMC_RAM3                                              |
|              | IVA CFG                                                |
|              | BB2D                                                   |
|              | MMU1                                                   |
|              | OCMC_RAM1                                              |
|              | TPCC (EDMA_TPCC)                                       |
|              | TPTC1 CFG (EDMA_TPTC1)                                 |
|              | TPTC2 CFG (EDMA_TPTC2)                                 |
|              | MMU2                                                   |
|              | PCIe 1                                                 |
|              | PCIe 2                                                 |
|              | GPU                                                    |
|              | HOST_CLK1_2                                            |
|              | FLAGMUX_CLK1_MERGE                                     |
|              | FLAGMUX_CLK1_1                                         |
|              | FLAGMUX_CLK1_2                                         |
|              | FLAGMUX_CLK1_TIMEOUT1                                  |
|              | FLAGMUX_CLK1_TIMEOUT2                                  |
|              | DSP1_EDMA_BW_REGULATOR                                 |
|              | DSP2_EDMA_BW_REGULATOR                                 |
|              | EVE1_TC0_BW_REGULATOR                                  |
|              | NOTE: EVE1 is not supported in this family of devices. |
|              | EVE2_TC0_BW_REGULATOR                                  |
|              | NOTE: EVE2 is not supported in this family of devices. |
|              | EVE3_TC0_BW_REGULATOR                                  |
|              | NOTE: EVE3 is not supported in this family of devices. |
|              | EVE4_TC0_BW_REGULATOR                                  |
|              | NOTE: EVE4 is not supported in this family of devices. |
|              | EVE1_TC1_BW_REGULATOR                                  |
|              | EVE2_TC1_BW_REGULATOR                                  |
| L3_CLK1_2    | EVE3_TC1_BW_REGULATOR                                  |
|              | EVE4_TC1_BW_REGULATOR                                  |
|              | VPE_P1_BW_LIMITER                                      |
|              | VPE_P2_BW_LIMITER                                      |
|              | IVA_BW_REGULATOR                                       |
|              | TPTC1_RD_BW_LIMITER                                    |
|              | TPTC1_WR_BW_LIMITER                                    |
|              | TPTC2_RD_BW_LIMITER                                    |
|              | TPTC2_WR_BW_LIMITER                                    |
|              | MMU1_BW_LIMITER                                        |
|              | PCIESS1_BW_REGULATOR                                   |
|              | PCIESS2_BW_REGULATOR                                   |
|              | GPU_P1_BW_REGULATOR                                    |
|              | GPU_P2_BW_REGULATOR                                    |



# Table 14-9. L3\_MAIN Clock Domains and Elements (continued)

| Clock Domain | Elements             |
|--------------|----------------------|
|              | BB2D_P1_BW_REGULATOR |
|              | BB2D_P2_BW_REGULATOR |
|              | MMU2_BW_REGULATOR    |
|              | HOST_CLK2_1          |
|              | DEBUGSS_CT_TBR_TARG  |
|              | L3_INSTR             |
|              | STATCOLL0            |
|              | STATCOLL1            |
|              | STATCOLL2            |
|              | STATCOLL3            |
| L3_CLK2      | STATCOLL4            |
|              | STATCOLL5            |
|              | STATCOLL6            |
|              | STATCOLL7            |
|              | STATCOLL8            |
|              | STATCOLL9            |
|              | FLAGMUX_CLK2_1       |
|              | FLAGMUX_CLK2_TIMEOUT |
|              | FLAGMUX_STATCOLLS    |



Figure 14-3 shows the functional paths between the L3\_MAIN master NIUs and the L3\_MAIN and L3 slave NIU agents. The functional paths in L3\_MAIN are indicated by the following:

- A cell contains the letter C when a functional path exists.
- A cell is empty when a functional path does not exist.

Figure 14-3. Connectivity Matrix

|        |                                                                     |        |        |                                          |           |                  |                                          |             |             |      |             |                  |      |      |      |                  |           |                  | T   | ٩F          | ₹(          | GE              | ΞΤ                                      | S      | <b>,</b> |             |             |            |      |      |                  |            |        |         |             |              |        |                |                  |           |                   |
|--------|---------------------------------------------------------------------|--------|--------|------------------------------------------|-----------|------------------|------------------------------------------|-------------|-------------|------|-------------|------------------|------|------|------|------------------|-----------|------------------|-----|-------------|-------------|-----------------|-----------------------------------------|--------|----------|-------------|-------------|------------|------|------|------------------|------------|--------|---------|-------------|--------------|--------|----------------|------------------|-----------|-------------------|
|        |                                                                     | DMM P1 | DMM P2 | OCMC RAM1                                | OCMC RAMS | GPMC             | DSP1 SDMA                                | DSP2 SDIMA  | EVE2        | EVE3 | OCMC ROM    | IPU1             | IPU2 | MMI1 | MMU2 | QSPI             | GPU       | BBZU<br>TC1 FDMA |     | TPCC EDMA   | IVA CONFIG  | DSS<br>PCIE SS1 | PCIE SS2                                | McASD1 | McASP2   | McASP3      | PER1        | L4 PER1 P2 | PER2 | PER2 | PER2             | L4 PER3 P1 | PER3   | L4_WKUP | CFG         | L3 MAIN SN   | ا ہ    | DEBUGSS_CT_TBR | PRU-ICSS1        | PRU-ICSS2 | VCP1              |
|        | MPU DSP1 MDMA DSP1 DMA DSP1 CFG DSP2 MDMA                           | C      | С      | C (C                                     | CCC       | C                | (                                        |             | C           |      | CCC         | C<br>C           |      |      |      | С                | C         |                  | CCC | C<br>C      | С           |                 | C                                       | C      | CCC      | С           | С           | (          | C    |      |                  | 0          | C      | C       | C           | C            | C<br>C | C<br>C         | C<br>C           | C<br>C    | C C C C C C       |
|        | DSP2 DMA<br>DSP2 CFG<br>EVE1 P1<br>EVE1 P2                          | С      | С      | C (                                      |           | C                | C                                        | C<br>C<br>C | C<br>C<br>C |      | CCCCCC      | C<br>C           |      |      |      | C<br>C           | CCC       |                  |     | C<br>C<br>C | C<br>C<br>C |                 | C<br>C<br>C                             | 0      | C C      | C<br>C      |             | C          |      | C    | C                | С          | C      | C       | C<br>C      | C<br>C<br>C  |        |                | C<br>C<br>C      | CCC       | C C C C C         |
|        | EVE2 P1<br>EVE2 P2<br>EVE3 P1<br>EVE3 P2<br>EVE4 P1                 | C      | C      | C (C |           | CCCCC            | 000                                      |             | CCC         |      | CCCCC       | CCC              | C    |      |      | C<br>C<br>C      | C C       |                  |     | C           | C<br>C<br>C |                 | ; C<br>; C                              | (      |          | C<br>C<br>C |             | (          |      |      | C<br>C<br>C<br>C |            | 000000 | CCCC    | CCCCC       | 0000         |        |                | C C C C          | 00000     | C C C C C C C C   |
|        | EVE4 P2<br>IPU1<br>IPU2<br>VIP1 P1<br>VIP1 P2                       | C      | С      | C                                        |           | C<br>C<br>C<br>C | 0000                                     |             | CCCC        | C (  | C C         | C<br>C           | C C  |      |      | C<br>C<br>C      | С         |                  | CIC | CCC         |             | C C C           | CCCCCCCCCCCCCCCCCCCCCCCCCCCCCCCCCCCCCCC | (      | C        | С           |             |            |      |      | C<br>C           |            | С      | С       | C           | C<br>C       | C      | C              | C<br>C<br>C<br>C | C C C C   | C C               |
| ORS    | VIP2 P1<br>VIP2 P2<br>VIP3 P1<br>VIP3 P2<br>VPE P1                  | C      | С      | C (C |           | CCCCC            | C C C C                                  |             | C           | С    | C           | CCCC             |      |      |      | C<br>C<br>C<br>C |           |                  |     |             |             |                 |                                         |        |          |             |             |            |      |      |                  |            |        |         |             | <u> </u>     |        |                | C<br>C<br>C<br>C | C C C C   |                   |
| NITIAT | VPE P2 DSS IVA GPU P1 GPU P2                                        | С      | С      | C (C |           | CCCCC            | 000                                      |             | C           |      |             | C<br>C<br>C      |      |      |      | 00000            |           |                  |     |             |             |                 |                                         |        |          |             |             |            |      |      |                  |            |        |         |             | <del> </del> |        |                | 00000            | 00000     |                   |
|        | BB2D P1 BB2D P2 DMA_SYSTEM_RD DMA_SYSTEM_WR EDMA_TCO_RD EDMA_TCO_WR | CCCC   | С      | C                                        |           | C<br>C<br>C      | C (C |             | CCCC        |      | CCCCCC      | C<br>C<br>C      |      |      |      | C<br>C           | C         |                  |     | C           | C<br>C      |                 | C                                       | (      | CCC      | С           | C<br>C<br>C |            | CCCC |      | (                |            |        | C       | С           | С            | С      | C              | C<br>C<br>C      | 00000     | C C C C C C C C   |
|        | EDMA_TC1_RD EDMA_TC1_WR MMU1 PCIE_SS1 PCIE_SS2                      | C      | C      |                                          |           | CCCC             | 000                                      |             | CCC         |      | CCCCC       | C<br>C<br>C      |      |      | C    | C<br>C<br>C      | C   C   C |                  |     | 0000        | C<br>C<br>C |                 |                                         |        |          | CCC         | С           |            | C    | C    |                  | C          | C      | C C C C | C<br>C<br>C | C            | C<br>C | С              | C C C C C        | 00000     | C C<br>C C<br>C C |
|        | MMU2<br>GMAC_SW<br>SATA<br>MMC1<br>MMC2                             | C      | C      |                                          |           | C                |                                          |             | CCCC        |      |             | C<br>C<br>C<br>C |      |      |      | C<br>C<br>C<br>C |           |                  | C   | Č           |             | CCC             | C                                       | C      | CC       | C           |             |            | C    |      | C                |            | Č      | C       | С           | <br>         |        | C              | C<br>C<br>C<br>C | 00000     | CC                |
|        | USB1<br>USB2<br>USB3<br>USB4<br>CS DAP                              | C<br>C | С      | C (                                      |           | C                | C (                                      |             | C C C C     |      | C<br>C<br>C | C<br>C           | C C  |      |      | C<br>C<br>C<br>C |           | CC               | СС  | С           | С           | СС              |                                         |        |          | С           |             |            |      |      | С                |            |        |         | C           |              | С      | C<br>C         | C<br>C<br>C      | C C C C   | C C               |
|        | PRU-ICSS1_PRU0 PRU-ICSS1_PRU1 PRU-ICSS2_PRU0 PRU-ICSS2_PRU1 MLB     | С      | С      | C (                                      |           | C                | C (                                      |             | C C C C C   |      | CCCC        | C                |      |      |      | C<br>C           | C C       |                  |     | C           | C<br>C      | C C             | C                                       | (      |          | C<br>C      |             |            | _    |      | C<br>C<br>C      |            | C<br>C | C       | C<br>C<br>C | C<br>C       | C<br>C | C<br>C         | C<br>C<br>C      | C C C C   | C C C C C         |



# 14.2.3.2.3 Master NIU Identification

A master NIU ID (ConnID) is assigned to every module in the device. The ID uniquely identifies the master NIU for an interconnect transfer (see Table 14-10). The interconnect uses ConnID values for a number of purposes, including:

- · Master source identification for the protection mechanism
- · Response route generation
- Firewall error logging
- L3\_MAIN interconnect error logging

Table 14-10. ConnID Values

| 8-bit ConnID (hex) | 4-bit ConnID (hex) | Master NIU                                                      |
|--------------------|--------------------|-----------------------------------------------------------------|
| 0                  | 0                  | MPU                                                             |
| 10                 | 1                  | CS_DAP                                                          |
| 20                 | 2                  | DSP1 MDMA                                                       |
| 24                 | 2                  | DSP1 CFG                                                        |
| 28                 | 2                  | DSP1 DMA                                                        |
| 2C                 | 2                  | DSP2 DMA                                                        |
| 30                 | 3                  | DSP2 CFG                                                        |
| 34                 | 3                  | DSP2 MDMA                                                       |
| 3A                 | 3                  | IVA                                                             |
| 42                 | 4                  | EVE1 P1  NOTE: EVE1 is not supported in this family of devices. |
| 46                 | 4                  | EVE2 P1  NOTE: EVE2 is not supported in this family of devices. |
| 4A                 | 4                  | EVE3 P1  NOTE: EVE3 is not supported in this family of devices. |
| 4E                 | 4                  | EVE4 P1  NOTE: EVE4 is not supported in this family of devices. |
| 50                 | 5                  | PRU-ICSS1 PRU0                                                  |
| 54                 | 5                  | PRU-ICSS1 PRU1                                                  |
| 58                 | 5                  | PRU-ICSS2 PRU0                                                  |
| 5C                 | 5                  | PRU-ICSS2 PRU1                                                  |
| 60                 | 6                  | IPU1                                                            |
| 64                 | 6                  | IPU2                                                            |
| 68                 | 6                  | DMA_SYSTEM RD                                                   |
| 6A                 | 6                  | DMA_SYSTEM WR                                                   |
| 70                 | 7                  | TC1_EDMA_WR                                                     |
| 72                 | 7                  | TC1_ EDMA_RD                                                    |
| 74                 | 7                  | TC2_EDMA_WR                                                     |
| 76                 | 7                  | TC2_EDMA_RD                                                     |
| 80                 | 8                  | DSS                                                             |
| 84                 | 8                  | MLB NOTE: MLB is not supported in this family of devices.       |
| 86                 | 8                  | MMU1                                                            |
| 88                 | 8                  | PCIE1                                                           |
| 8C                 | 8                  | PCIE2                                                           |
| 8E                 | 8                  | MMU2                                                            |



Table 14-10. ConnID Values (continued)

| 8-bit ConnID (hex) | 4-bit ConnID (hex) | Master NIU                                                                        |
|--------------------|--------------------|-----------------------------------------------------------------------------------|
| 90                 | 9                  | VIP1 P1                                                                           |
| 92                 | 9                  | VIP1 P2                                                                           |
| 94                 | 9                  | VIP2 P1                                                                           |
| 96                 | 9                  | VIP2 P2                                                                           |
| 98                 | 9                  | VIP3 P1                                                                           |
| 9A                 | 9                  | VIP3 P2                                                                           |
| 9C                 | 9                  | VPE P1                                                                            |
| 9E                 | 9                  | VPE P2                                                                            |
| A0                 | А                  | MMC1                                                                              |
| A2                 | А                  | GPU P1                                                                            |
| A4                 | Α                  | MMC2                                                                              |
| A6                 | Α                  | GPU P2                                                                            |
| A8                 | Α                  | BB2D P1                                                                           |
| AA                 | Α                  | BB2D P2                                                                           |
| AC                 | Α                  | GMAC_SW                                                                           |
| B0                 | В                  | USB1 (USB 3.0 SS)                                                                 |
| B4                 | В                  | USB2 (USB2.0 SS)                                                                  |
| B8                 | В                  | USB3 (USB2_ULPI_SS1) NOTE: USB3(ULPI) is not supported in this family of devices. |
| BC                 | В                  | USB4 (USB2_ULPI_SS2) NOTE: USB4(ULPI) is not supported in this family of devices. |
| CC                 | С                  | SATA                                                                              |
| D2                 | D                  | EVE1 P2  NOTE: EVE1 is not supported in this family of devices.                   |
| D6                 | D                  | EVE2 P2  NOTE: EVE2 is not supported in this family of devices.                   |
| DA                 | D                  | EVE3 P2<br>NOTE: EVE3 is not supported in<br>this family of devices.              |
| DE                 | D                  | EVE4 P2<br>NOTE: EVE4 is not supported in<br>this family of devices.              |

The 8-bit ConnID values are used by error decoding to distinguish the different initiators. They are also used by the EMIF controller. The 4-bit ConnID values are used by the firewalls to allow or not an access to a slave NIU, see Table 14-18.

# 14.2.3.3 Bandwidth Regulators

The bandwidth regulators prevent master NIUs from consuming too much bandwidth of a link, or a slave NIU that is shared between several data flows: packets are then transported at a slower rate. The value of a bandwidth can be programmed in the bandwidth regulator. When the bandwidth is below the programmed value, the pressure bit is set to 1, giving priority to this master. When the bandwidth is above the programmed value, the pressure bit is set to 0 and the concerned master has the same weight as others.



A counter is used to store the sum of data lengths (in bytes) of each packet passing through the bandwidth regulator, and a value equal to the expected bandwidth is subtracted from the counter at each clock cycle. The value of the counter is compared to a programmable threshold (called Watermark), and this comparison determines whether the packet is processed with high pressure for minimum latency or low pressure for best effort processing.

The bandwidth regulator monitors the traffic using open connections between the initiators and the targets. If there is insufficient bandwidth allocated to the connection, the bandwidth regulator can increase the pressure on connections. Generally, the connection is a dataflow between master and slave NIUs. In some cases, the bandwidth regulator is attached to the master and monitors single dataflow to a target (single connection).



Figure 14-4. Bandwidth Regulator Pressure Settings

When Counter Value (bytes) falls below Watermark, the pressure bit is assigned to 1

The bandwidth regulator effective resolution is set to 8.3125 MBps. The maximum average bandwidth (max watermark value) computed in a moving window is set to up to 4096 bytes of payload. These settings are implemented by hardware.

The following is an example of bandwidth regulator settings:

Suppose the bandwidth regulator is set to run at 200 MHz and the application requires an expected bandwidth of 165.888 MBps ( $\pm 5$  MBps), computed through a moving window of 5  $\mu$ s (1000 cycles). To attribute high pressure on all packet requests, the watermark could be set to the maximum bandwidth needed in the 5- $\mu$ s window.

Considering the example, the settings of the bandwidth regulator are:

- L3\_BW\_REGULATOR\_WATERMARK[11:0] WATERMARK = moving window x expected bandwidth = 829.44 bytes = 0x33D
- L3\_BW\_REGULATOR\_BANDWIDTH[15:0] BANDWIDTH = ceil(165.888/8.3125) = ceil(19.956) = 20d = 0x14

The bandwidth registers regulate the packet flow by applying flow control on the RX port, thus ensuring that the traffic does not exceed the allocated bandwidth. The next packet is sent only when an internal timer expires. The registers in this group are:

- L3\_BW\_REGULATOR\_WATERMARK: Gives the amount of data allowed to exceed the average bandwidth during a short time period
- L3 BW REGULATOR PRESS: Describes the pressure applied to outgoing packets
- L3\_BW\_REGULATOR\_CLEARHISTORY: Resets the traffic counter when set to 1. This register is



used after an update in the L3\_BW\_REGULATOR\_BANDWIDTH and L3\_BW\_REGULATOR\_WATERMARK registers (see Section 14.2.5.1.7, *L3 BW Regulator Register Summary and Description*).

Bandwidth regulators are mainly used to give priority to the following masters: DSP1 MDMA, DSP2 MDMA, EVE1, EVE2, EVE3 and EVE4 (both ports per instance), IVA, MMU2, PCIe, DSP1 EDMA, DSP2 EDMA, GMAC SW, BB2D.

Priority to: DSP1\_CFG, DSP2\_CFG,DSS, GPU\_P1, GPU\_P2, IPU, MMU1initiator port, MPU initiator port, PCle1 and PCle2 initiator ports, TPTC1 and TPTC2 (RD and WR initiator ports), USB initiator ports, MLB, VIP1 P1/P2, VIP2 P1/P2, VIP3 P1/P2 initiator ports is given by setting their internal MFlag signal.

#### 14.2.3.4 Bandwidth Limiters

The bandwidth limiter is added to control the bandwidth of GPU, EDMA\_TPTC (RD and WR ports), VPE and MMU1. This prevents a large number of RD requests being processed together, thus avoiding a large number of RD responses.

The bandwidth limiter regulates the packet flow in the L3\_MAIN interconnect by applying flow control when a user-defined bandwidth limit is reached. The next packet is served only after an internal timer expires, thus ensuring that traffic does not exceed the allocated bandwidth. Bandwidth limiter can be used with a watermark mechanism that allows traffic to temporarily exceeds the peak bandwidth.

The registers in this group are:

- L3\_BW\_LIMITER\_WATERMARK\_0: Gives the amount of data allowed to exceed the average bandwidth during a short time period. To set the actual watermark to n bytes, the register must be set to n + 1.
- L3\_BW\_LIMITER\_CLEARHISTORY: Resets the traffic counter when set to 1.
- L3\_BW\_LIMITER\_BANDWIDTH\_FRACTIONAL and L3\_BW\_L\_BANDWIDTH\_INTEGER: These two registers are used to set the average payload bandwidth.

#### 14.2.3.5 Flag Muxing

The flag mux generator collects information such as errors and interrupts from slave NIUs and the interconnect firewall. The result signals are then sent to the MPU interrupt controller (INTC) without interfering with the interconnect traffic. Using the L3\_FLAGMUX\_MASK registers can prevent the flag mux from seeing certain events.

The unit has a standard COREREG register for identification of the attached core type. The L3\_FLAGMUX\_STDHOSTHDR\_VERSIONREG register identifies the characteristics of the attached core. Use unit-specific registers (MASK bit 0 or bit 1 of the flag inputs, and L3\_FLAGMUX\_REGERR bit 0 or bit 1) to read the input errors. Each register is dedicated to reporting the bit corresponding to the register number; for example, L3\_FLAGMUX\_REGERR0 reports on bit 0, and L3\_FLAGMUX\_REGERR1 reports on bit 1. Any given L3\_FLAGMUX\_REGERR register reports the same bit for all flag source inputs (see Table 14-174).

There are three flag muxs (CLK1\_FLAGMUX\_CLK1\_1, CLK1\_FLAGMUX\_CLK1\_2 and CLK2\_FLAGMUX\_CLK2\_1) collecting information from targats in each clock domain in L3\_MAIN interconnect (CLK1\_1, CLK1\_2 and CLK2\_1). Both CLK1\_FLAGMUX\_CLK1\_1 and CLK1\_FLAGMUX\_CLK1\_2 flag muxes are located in the CLK1\_2 clock domain (with base address 0x4480 0000).

Also there is a separate mux (L3\_FMAGMUX\_CLK1MERGE) that merges the inputs from CLK1\_1 and CLK1\_2 flag muxes. Its functionality is similar to the functionality of the other L3\_FLAGMUXES:

- L3\_FLAGMUX\_CLK1MERGE\_COREREG and L3\_FLAGMUX\_STDHOSTHDR\_VERSIONREG
  registers are used to identify the attached core and its characteristics.
- L3\_FLAGMUX\_CLK1MERGE\_MASK0 is used to mask (enable) application error sources
- L3\_FLAGMUX\_CLK1MERGE\_REGERR0 is used to check which application error sources are active
- L3 FLAGMUX CLK1MERGE MASK1 is used to mask debug error sources
- L3\_FLAGMUX\_CLK1MERGE\_REGERR1 is used to check which debug error sources are active



Following is a block diagram of the flag mux organization in L3\_MAIN interconnect:



Figure 14-5. Flag Mux Structure

# 14.2.3.5.1 Flag Mux Time-out

If a target does not respond after a fixed number of clock cycles, an error time-out flag is generated, in case it is enabled. The value of the flag is always 3 if a time-out error is present.

To enable time-out for each target, set the corresponding bit in L3\_FLAGMUX\_TIMEOUT\_MASK0 register to 1. See Table 14-11.

|                         | Flag Mux Input | Source                                                 |
|-------------------------|----------------|--------------------------------------------------------|
|                         | 2              | DSP1 SDMA                                              |
|                         | 3              | DSP2 SDMA                                              |
|                         | 4              | DSS                                                    |
|                         | 5              | EVE1                                                   |
|                         | o o            | NOTE: EVE1 is not supported in this family of devices. |
|                         | 6              | EVE2                                                   |
|                         |                | NOTE: EVE2 is not supported in this family of devices. |
|                         | 7              | EVE3                                                   |
|                         |                | NOTE: EVE3 is not supported in this family of devices. |
|                         | 8              | EVE4                                                   |
|                         |                | NOTE: EVE4 is not supported in this family of devices. |
|                         | 9              | GPU                                                    |
|                         | 10             | BB2D                                                   |
|                         | 11             | IPU1                                                   |
|                         | 12             | IPU2                                                   |
|                         | 13             | IVA CONFIG                                             |
| CLK1_1 Time-out FlagMux | 14             | MMU1                                                   |
| (TIMEOUT1)              | 15             | DMM P1                                                 |
|                         | 16             | DMM P2                                                 |
|                         | 17             | IVA SL2IF                                              |
|                         | 18             | MMU2                                                   |
|                         | 19             | L4_PER1 P1                                             |
|                         | 20             | L4_PER1 P2                                             |
|                         | 21             | L4_PER1 P3                                             |
|                         | 22             | L4_PER2 P2                                             |
|                         |                | _                                                      |

Table 14-11. L3 Time-out Flag Mapping

23

L4\_PER2 P1



Table 14-11. L3 Time-out Flag Mapping (continued)

|                           | Flag Mux Input | Source                                                         |
|---------------------------|----------------|----------------------------------------------------------------|
|                           | 24             | L4_PER2 P3                                                     |
|                           | 25             | L4_PER3 P2                                                     |
|                           | 26             | L4_PER3 P1                                                     |
|                           | 27             | L4_PER3 P3                                                     |
|                           | 28             | L4_CFG                                                         |
|                           | 29             | L4_WKUP                                                        |
|                           | 1              | PCIE1                                                          |
|                           | 2              | PCIE2                                                          |
|                           | 6              | QSPI                                                           |
| CLK1_2 Time-out FlagMux   | 8              | TPCC                                                           |
| (TIMEOUT2)                | 9              | TPTC1                                                          |
|                           | 10             | TPTC2                                                          |
|                           | 12             | OCMC_RAM3                                                      |
|                           | 13             | McASP1                                                         |
|                           | 14             | McASP2                                                         |
|                           | 15             | McASP3                                                         |
|                           | 16             | OCMC_RAM1                                                      |
|                           | 17             | OCMC_RAM2                                                      |
|                           | 18             | GPMC                                                           |
|                           | 19             | VCP1 NOTE: VCP1 is not supported in this family of devices.    |
|                           | 20             | VCP2<br>NOTE: VCP2 is not supported in this family of devices. |
| CLK2_1 Time-out FlagMux   | 0              | L3_INSTR                                                       |
| CLNZ_1 Time-out Flagiviux | 1              | DEBUGSS_CT_TBR                                                 |

NOTE: Missing inputs in Table 14-11 are reserved locations. Writing in them has no effect.

For example, to enable all targets in CLK1\_1, write 0x3FFF FFFF in L3\_FLAGMUX\_TIMEOUT1\_MASK0; to enable all targets in CLK1\_2, write 0x1F FFFF in L3\_FLAGMUX\_TIMEOUT2\_MASK0. To enable only OCMC\_RAM1 (target in CLK1\_2) write 0x1 0000 in L3\_FLAGMUX\_TIMEOUT2\_MASK0. If an error time-out occurs, read the registers L3\_FLAGMUX\_TIMEOUT1\_REGERR0 and L3\_FLAGMUX\_TIMEOUT2\_REGERR0 to determine the source of error concerning Table 14-11. CLK2 time-outs are reported through CLK1\_FLAGMUX\_CLK2\_1 status registers (L3\_FLAGMUX\_REGERR0, L3\_FLAGMUX\_REGERR1) and masked through L3\_FLAGMUX\_MASK0 and L3\_FLAGMUX\_MASK1 registers.

Similarly, to enable a target in CLK2\_1, write the appropriate value (as described in Table 14-11) in L3\_FLAGMUX\_TIMEOUT\_MASK0.

If an error time-out occurs in CLK2\_1, read the L3\_FLAGMUX\_TIMEOUT\_REGERR0 register to determine the source of error concerning Table 14-11.

#### 14.2.3.6 Statistic Collectors Group

Statistic collectors are internal masters that share the same master address as the master NIUs. These components compute the traffic statistics within a defined window and periodically report through the DEBUG interface. The key features of the statistic collector are:

- · Nonintrusive monitoring
- Programmable filters and counters
- Collects results at a programmable time interval



Event detectors are programmed through the L3\_STCOL\_REQEVT and L3\_STCOL\_RSPEVT configuration registers for request and response ports, respectively. The following events can be identified:

- Word transfer
- WAIT cycles
- Flow control
- · Payload transfers
- · Latency measurements

Performance monitoring is enabled through the L3\_STCOL\_EN register. The L3\_STCOL\_SOFTEN register enables software to monitor the performance. Event muxes are programmed through the L3\_STCOL\_EVTMUX\_SEL0 configuration register, which determines which port will be monitored by a filter configured by the filter registers (see Section 14.2.5.1.9).

Filters are programmed through the L3\_STCOL\_FILTER\_i\_GLOBALEN configuration register, along with additional selection criteria programmed through the mask/match registers (see Table 14-240). A filter can be configured to accept or reject:

- Read operations
- Write operations
- Errors
- Addresses

Filter operation is programmed through the L3\_STCOL\_OP registers (see Table 14-240).

There are ten statistic collectors used to monitor the traffic on DRAM (EMIF1, EMIF2, MA\_MPU\_P1 and MA\_MPU\_P2), MPU, MMU, TPTC, VIP, EVE Subsystem, DSP MDMA/EDMA, IVA, GPU, DSS, IPU, OCMC RAM, PCIe Subsystem, VCP, DSP CFG and GPMC ports. For more detailed descriptions of statistic collectors, see Section 34.10.7.1, L3 Target Load Monitoring, and Section 34.10.7.2, L3 Master Latency Monitoring.

#### 14.2.3.7 L3 MAIN Protection and Firewalls

Device protection relies on L3 firewalls and their configuration.

#### 14.2.3.7.1 L3 MAIN Firewall Reset

The values of L3\_MAIN firewall registers on reset are tied in hardware or exported from the control module registers.

Values exported from the control module are intended to give defined rights to the firewalls at reset and thus ensure the content after going out of reset.

The L3\_MAIN firewall registers are located in the CORE AON power domain and thus no retention capability is needed. The control module registers are reset by a cold reset only, whereas the L3\_MAIN firewall registers are reset by clearing the REGUPDATE\_CONTROL[1] FW\_LOAD\_REQ bit. When the REGUPDATE\_CONTROL[1] FW\_LOAD\_REQ bit comes back automatically to 1, the exported values are loaded.

#### **CAUTION**

Before reprogramming the firewall registers and/or before using the FW\_LOAD\_REQ mechanism, the request must be asserted by configuring the REGUPDATE\_CONTROL[0] BUSY\_REQ bit.

To load the exported values at run time:

- Set the REGUPDATE\_CONTROL[0] BUSY\_REQ bit to 0x1 to ensure that no transaction can reach the slave NIU (suspend).
- 2. Clear the REGUPDATE\_CONTROL[1] FW\_LOAD\_REQ bit by writing 0x1 to it.
- 3. Wait until the REGUPDATE\_CONTROL[1] FW\_LOAD\_REQ bit is reset to 0x1 by hardware.



4. Set the REGUPDATE\_CONTROL[0] BUSY\_REQ bit to 0x0 to allow transactions to reach the slave NIU (resume).

To reprogram the firewall registers at run time:

- 1. Write 0x1 to the REGUPDATE\_CONTROL register.
- 2. Update the firewall registers.
- 3. Write 0x0 to the REGUPDATE\_CONTROL register.

NOTE: While reprogramming the firewall registers at run time it must be taken into account that the REGUPDATE\_CONTROL[1] FW\_LOAD\_REQ bit is written as '0' because a value of '1' reloads the firewall default values.

**NOTE:** At reset, exported values from the control module can modify hardware reset values.

# 14.2.3.7.1.1 L3\_MAIN Firewall - Exported Reset Values

Table 14-12 and Table 14-13 list the exported reset values and mapping, respectively.

# Table 14-12. L3\_MAIN Firewall Exported Reset Values

| MRM_PERMISSION_REGION_LOW_j [15:12] | MRM_PERMISSION_REGION_LOW_j [11:0] |
|-------------------------------------|------------------------------------|
| 0x0                                 | 0xFFF                              |
| 0xF                                 | 0xFFF                              |
| 0x0                                 | 0xFFF                              |
| 0x2                                 | 0xFFF                              |

#### Table 14-13. L3\_MAIN Firewall Exported Values Mapping

| CONTROL_CORE_L3_HW_FW_EXPORTED_VALUE S_CONF_LOCK_1 and CONTROL_CORE_L3_HW_FW_EXPORTED_VALUE S_CONF_DBG_1 Bits | Slave NIU Firewall                                           |
|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| [0]                                                                                                           | GPMC                                                         |
| [3]                                                                                                           | L3 RAM1                                                      |
| [4]                                                                                                           | DSS                                                          |
| [6]                                                                                                           | GPU                                                          |
| [7]                                                                                                           | IVAHD SL2IF                                                  |
| [8]                                                                                                           | IVAHD CONFIG                                                 |
| [11]                                                                                                          | EMIF and MA_MPU_NTTP                                         |
| [12]                                                                                                          | DEBUGSS                                                      |
| [13]                                                                                                          | CT_TBR                                                       |
| [16]                                                                                                          | EVE1  NOTE: EVE1 is not supported in this family of devices. |
| [17]                                                                                                          | EVE2 NOTE: EVE2 is not supported in this family of devices.  |
| [18]                                                                                                          | EVE3 NOTE: EVE3 is not supported in this family of devices.  |
| [19]                                                                                                          | EVE4 NOTE: EVE4 is not supported in this family of devices.  |
| [20]                                                                                                          | PCIESS1                                                      |
| [21]                                                                                                          | PCIESS2                                                      |
| [22]                                                                                                          | IPU1                                                         |
| [23]                                                                                                          | IPU2                                                         |



#### Table 14-13. L3\_MAIN Firewall Exported Values Mapping (continued)

| CONTROL_CORE_L3_HW_FW_EXPORTED_VALUE S_CONF_LOCK_1 and CONTROL_CORE_L3_HW_FW_EXPORTED_VALUE S_CONF_DBG_1 Bits | Slave NIU Firewall                                          |
|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| [24]                                                                                                          | VCP1 NOTE: VCP1 is not supported in this family of devices. |
| [25]                                                                                                          | VCP2 NOTE: VCP2 is not supported in this family of devices. |
| [26]                                                                                                          | McASP1                                                      |
| [27]                                                                                                          | McASP2                                                      |
| [28]                                                                                                          | McASP3                                                      |
| [31]                                                                                                          | BB2D                                                        |

Table 14-14. L3\_MAIN Firewall Exported Values Mapping

| CONTROL_CORE_L3_HW_FW_EXPORTED_VALUES_CONF_LOCK_2 and CONTROL_CORE_L3_HW_FW_EXPORTED_VALUES_CONF_DBG_2 Bits | Slave NIU Firewall |
|-------------------------------------------------------------------------------------------------------------|--------------------|
| [0]                                                                                                         | DSP1               |
| [1]                                                                                                         | DSP2               |
| [2]                                                                                                         | L3 RAM2            |
| [3]                                                                                                         | L3 RAM3            |
| [6]                                                                                                         | PRU-ICSS1          |
| [7]                                                                                                         | PRU-ICSS2          |
| [8]                                                                                                         | QSPI               |
| [9]                                                                                                         | EDMA TC            |
| [10]                                                                                                        | EDMA TPCC          |

For more information, see Chapter 18, Control Module.

# 14.2.3.7.2 Power Management

As part of the system-wide power-management scheme, the L3\_MAIN interconnect goes into IDLE state after receiving a request from the power, reset, and clock management (PRCM) module after all commands are serviced. This function is handled by hardware.

To reduce power consumption, the L3\_MAIN interconnect automatically performs internal clock autogating. This is managed by hardware; no software configurations or settings are required.

L3\_MAIN supports a partial retention scheme. Retention is performed on the following registers:

- Statistic collectors
- Bandwidth regulators
- Firewalls

This process prevents reconfiguration after a clock domain switches off.

# 14.2.3.7.3 L3\_MAIN Firewall Functionality

The access to the slave NIUs is granted only to master NIUs according to in-band attributes sent in each transaction crossing the L3\_MAIN interconnect, such as:

- . MCMD: Specifies the type of access (read or write) required by the master NIU
- ConnID: Used to determine the permission of the master NIU
- MReqInfo: Transaction attribute adding information about the access type

Table 14-15 lists the MRegInfo values.



## Table 14-15. MReqInfo Values

| Qualifier                              | Access Definition                                                                   | Access Description                                                                                                                                                                                                                                       |  |  |
|----------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| MReqType                               | 00: Processor data access 01: Processor instruction access 10: DMA access 11: Other | Indicates whether the request is for processor instruction fetch, processor data access or DMA access                                                                                                                                                    |  |  |
| MReqDebug                              | 0: Functional<br>1: Debug                                                           | When set, indicates that the request has been issued by a master NIU in DEBUG state                                                                                                                                                                      |  |  |
| MReqSupervisor 0: User<br>1: Privilege |                                                                                     | When set, indicates that the request is qualified with the supervisor attribute. It can be provided by a processor running in supervisor mode or by a module that inherited this attribute from the processor (DMA channel with a supervisor attribute). |  |  |

The firewall comparison mechanism enables access to a protected slave NIU only when a correct combination of three MReqInfo in-band parameters is transmitted.

MReqInfo is a combination of a fixed 3-bit pattern that corresponds to a combination of the parameters MReqDebug, MReqType, and MReqSupervisor. See Table 14-16.

Table 14-16. L3\_MAIN ReqInfo Mapping

| Reql        | nfo Name                                                            | MReqDebug | MReqType | MReqSupervisor |
|-------------|---------------------------------------------------------------------|-----------|----------|----------------|
| Master NIUs | MPU INIT                                                            | х         | х        | х              |
|             | MMU1 INIT                                                           | х         |          | х              |
|             | TPTC1_RD INIT                                                       |           |          | х              |
|             | TPTC1_WR INIT                                                       |           |          | х              |
|             | TPTC2_RD INIT                                                       |           |          | х              |
|             | TPTC2_WR INIT                                                       |           |          | х              |
|             | VPE_P1 INIT                                                         |           |          |                |
|             | VPE_P2 INIT                                                         |           |          |                |
|             | VIP1_P1 INIT                                                        |           |          |                |
|             | VIP1_P2 INIT                                                        |           |          |                |
|             | VIP2_P1 INIT                                                        |           |          |                |
|             | VIP2_P2 INIT                                                        |           |          |                |
|             | VIP3_P1 INIT                                                        |           |          |                |
|             | VIP3_P2 INIT                                                        |           |          |                |
|             | EVE1_P1 INIT NOTE: EVE1 is not supported in this family of devices. | х         | X        |                |
|             | EVE1_P2 INIT                                                        | х         | х        |                |
|             | EVE2_P1 INIT NOTE: EVE2 is not supported in this family of devices. | х         | X        |                |
|             | EVE2_P2 INIT                                                        | х         | х        |                |
|             | EVE3_P1 INIT NOTE: EVE3 is not supported in this family of devices. | х         | X        |                |
|             | EVE3_P2 INIT                                                        | х         | х        |                |
|             | EVE4_P1 INIT NOTE: EVE4 is not supported in this family of devices. | х         | x        |                |
|             | EVE4_P2 INIT                                                        | х         | Х        |                |



# Table 14-16. L3\_MAIN ReqInfo Mapping (continued)

| Info Name                            | MReqDebug MReqType                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MReqSupervisor |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| DSP1 EDMA INIT                       | х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | х              |
| DSP1 MDMA INIT                       | х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | х              |
| DSP2 EDMA INIT                       | х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | х              |
| DSP2 MDMA INIT                       | х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Х              |
| IVA INIT                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| PRU-ICSS1 PRU0                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| PRU-ICSS1 PRU1                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| PRU-ICSS2 PRU0                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      | x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | x              |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | х              |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | x              |
|                                      | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | X              |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | X              |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| not supported in this                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| not supported in this                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| family of devices.                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| PCIe_SS1 INIT                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| PCIe_SS2 INIT                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| DSP1_CFG INIT                        | x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | х              |
| DSP2_CFG_INIT                        | x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | x              |
| GMAC SW INIT                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| MMC1 INIT                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| MMC2 INIT                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| SATA INIT                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| MLB INIT                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| NOTE: MLB is not                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      | x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | x              |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | X              |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | X              |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | X              |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | X              |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ^                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ^              |
| NOTE: EVE1 is not                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
| supported in this family of devices. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |
|                                      | DSP1 MDMA INIT DSP2 EDMA INIT IVA INIT IVA INIT PRU-ICSS1 PRU0 PRU-ICSS1 PRU1 PRU-ICSS2 PRU0 PRU-ICSS2 PRU1 GPU_P1 INIT GPU_P2 INIT BB2D_P1_INIT BB2D_P2_INIT DSS INIT MMU2 INIT IPU1 INIT IPU2 INIT USB3 INIT USB3 INIT USB3 INIT USB3 INIT NOTE: USB3(ULPI) is not supported in this family of devices.  PCIe_SS1 INIT DSP1_CFG INIT DSP2_CFG_INIT DSP2_CFG_INIT GMAC SW INIT MMC2 INIT MMC2 INIT DSP2_CFG_INIT GMAC SW INIT MMC2 INIT MMC2 INIT DSP1_CFG INIT DSP2_CFG_INIT GMAC SW INIT MMC1 INIT MMC2 INIT DSP1_CFG INIT DSP2_CFG_INIT GMAC SW INIT MMC1 INIT MMC2 INIT DSP1_TARG DMM_P1 TARG DMM_P2 TARG DSP1 SDMA TARG DSP2 SDMA TARG EVE1 TARG NOTE: EVE1 is not supported in this family of devices.  DSP1 SDMA TARG DSP2 SDMA TARG EVE1 TARG NOTE: EVE1 is not supported in this family | DSP1 MDMA INIT  DSP2 EDMA INIT  DSP2 MDMA INIT  IVA INIT  PRU-ICSS1 PRU0  PRU-ICSS1 PRU1  PRU-ICSS2 PRU1  GPU_P1 INIT  GPU_P2 INIT  BB2D_P2_INIT  DSS INIT  MMU2 INIT  IPU1 INIT  USB2 INIT  USB3 INIT  USB3 INIT  NOTE: USB3(ULPI) is not supported in this family of devices.  PCIe_SS1 INIT  DSP1_CFG INIT  DSP2_CFG_INIT  X  DMAC SW INIT  MMC2 INIT  X  DMAC SW INIT  MMC2 INIT  DSP1_CFG INIT  DSP1_CFG INIT  MMC2 INIT  MMC2 INIT  MMC2 INIT  X  DSP2_CFG_INIT  MMC1 INIT  MMC2 INIT  MMC2 INIT  MMC2 INIT  MMC2 INIT  MMC1 INIT  MMC2 INIT  MMC2 INIT  MMC2 INIT  MMC2 INIT  MMC2 INIT  MMC1 INIT  MMC2 INIT  SATA INIT  MMC3 INIT  MMC4 INIT  MMC5 INIT  SATA INIT  MMC5 INIT  SATA INIT  MMC7 INIT  X  DMM_P1 TARG  X  DMM_P2 TARG  X  DSP1 SDMA TARG  X  DSP2 SDMA TARG  X  EVE1 TARG  NOTE: EVE1 is not supported in this family of devices.  EVE1 TARG  NOTE: EVE1 is not supported in this family  SUMTE: EVE1 is not supported in this family | DSP1 MDMA INIT |



# Table 14-16. L3\_MAIN ReqInfo Mapping (continued)

| Table 14-16. L3_MAIN ReqInfo Mapping (continued) |                                                                           |           |          |                |  |  |
|--------------------------------------------------|---------------------------------------------------------------------------|-----------|----------|----------------|--|--|
| ReqInfo                                          | Name                                                                      | MReqDebug | MReqType | MReqSupervisor |  |  |
|                                                  | EVE2 TARG<br>NOTE: EVE2 is not<br>supported in this family<br>of devices. | x         |          |                |  |  |
|                                                  | EVE3 TARG<br>NOTE: EVE3 is not<br>supported in this family<br>of devices. | x         |          |                |  |  |
|                                                  | EVE4 TARG<br>NOTE: EVE4 is not<br>supported in this family<br>of devices. | X         |          |                |  |  |
|                                                  | L4_CFG TARG                                                               | Х         |          | х              |  |  |
|                                                  | L4_WKUP TARG                                                              | Х         |          | х              |  |  |
|                                                  | TPTC1_CFG TARG                                                            | х         |          | х              |  |  |
|                                                  | TPTC2_CFG TARG                                                            | х         |          | х              |  |  |
|                                                  | TPCC TARG                                                                 | X         | x        | x              |  |  |
|                                                  | L3_INSTR TARG                                                             | х         |          |                |  |  |
|                                                  | DEBUGSS TARG                                                              | x         |          |                |  |  |
|                                                  | OCMC_RAM1 TARG                                                            |           |          |                |  |  |
|                                                  | OCMC_RAM2 TARG                                                            |           |          |                |  |  |
|                                                  | OCMC_RAM3 TARG                                                            |           |          |                |  |  |
|                                                  | GPU TARG                                                                  |           |          |                |  |  |
|                                                  | IPU1 TARG                                                                 |           |          |                |  |  |
|                                                  | VCP1 TARG<br>NOTE: VCP1 is not<br>supported in this family<br>of devices. |           |          |                |  |  |
|                                                  | VCP2 TARG<br>NOTE: VCP2 is not<br>supported in this family<br>of devices. |           |          |                |  |  |
|                                                  | IPU2 TARG                                                                 |           |          |                |  |  |
|                                                  | PCIESS1 TARG                                                              |           |          |                |  |  |
|                                                  | PCESS2 TARG                                                               |           |          |                |  |  |
|                                                  | GPMC TARG                                                                 |           |          |                |  |  |
|                                                  | L4_PER1_P1 TARG                                                           | х         |          | х              |  |  |
|                                                  | L4_PER1_P2 TARG                                                           | х         |          | х              |  |  |
|                                                  | L4_PER1_P3 TARG                                                           | х         |          | х              |  |  |
|                                                  | L4_PER2_P1 TARG                                                           | х         |          | х              |  |  |
|                                                  | L4_PER2_P2 TARG                                                           | х         |          | х              |  |  |
|                                                  | L4_PER2_P3 TARG                                                           | х         |          | х              |  |  |
|                                                  | L4_PER3_P1 TARG                                                           | х         |          | х              |  |  |
|                                                  | L4_PER3_P2 TARG                                                           | х         |          | х              |  |  |
|                                                  | L4_PER3_P3 TARG                                                           | х         |          | х              |  |  |
|                                                  | QSPI TARG                                                                 |           |          |                |  |  |
|                                                  | McASP1 TARG                                                               |           |          |                |  |  |
|                                                  | McASP2 TARG                                                               |           |          |                |  |  |
|                                                  | McASP3 TARG                                                               |           |          |                |  |  |
|                                                  | DSS TARG                                                                  |           |          | х              |  |  |
|                                                  | BB2D TARG                                                                 |           |          |                |  |  |
|                                                  | IVA_CFG TARG                                                              | x         |          |                |  |  |
|                                                  | 17701 0 171.00                                                            | ^         |          |                |  |  |



Table 14-16. L3\_MAIN RegInfo Mapping (continued)

| ReqInfo Name |           | MReqDebug | MReqType | MReqSupervisor |
|--------------|-----------|-----------|----------|----------------|
|              | MMU1 TARG | x         |          | x              |
|              | MMU2 TARG | x         |          | x              |

# 14.2.3.7.3.1 Protection Regions

Each slave NIU address space is subdivided into protection regions (maximum of 10). The regions are configurable with a size of 4-KiB granularity. The firewalls can also be multiport while using the description of the same regions for dual access memories or to support interleaving mechanisms on several memories.

Table 14-17 lists the number of protected regions and ports for each slave NIU.

Table 14-17. Slave NIU Firewall and Region Configuration

| Domain | Slave NIU                                              | Firewall       | Number of Regions | Number of Port |
|--------|--------------------------------------------------------|----------------|-------------------|----------------|
|        | DSP1_SDMA                                              | DSP1_SDMA_FW   | 1                 | 1              |
|        | DSP2_SDMA                                              | DSP2_SDMA_FW   | 1                 | 1              |
|        | DSS                                                    | DSS_FW         | 8                 | 1              |
|        | EVE1                                                   | EVE1_FW        | 1                 | 1              |
|        | NOTE: EVE1 is not supported in this family of devices. |                |                   |                |
|        | EVE2                                                   | EVE2_FW        | 1                 | 1              |
|        | NOTE: EVE2 is not supported in this family of devices. |                |                   |                |
|        | EVE3                                                   | EVE3_FW        | 1                 | 1              |
|        | NOTE: EVE3 is not supported in this family of devices. |                |                   |                |
|        | EVE4                                                   | EVE4_FW        | 1                 | 1              |
|        | NOTE: EVE4 is not supported in this family of devices. |                |                   |                |
|        | GPMC                                                   | GPMC_FW        | 8                 | 1              |
|        | GPU                                                    | GPU_FW         | 1                 | 1              |
|        | IPU1                                                   | IPU1_FW        | 4                 | 1              |
|        | IPU2                                                   | IPU2_FW        | 4                 | 1              |
|        | PRU-ICSS1                                              | PRUSS1_FW      | 1                 | 1              |
|        | PRU-ICSS2                                              | PRUSS2_FW      | 1                 | 1              |
| CLK1   | IVA_CFG                                                | IVA_CFG_FW     | 1                 | 1              |
|        | IVA_SL2IF                                              | IVA_SL2IF_FW   | 4                 | 1              |
|        | OCMC_RAM1                                              | OCMC_RAM1_FW   | 16                | 1              |
|        | OCMC_RAM2                                              | OCMC_RAM2_FW   | 16                | 1              |
|        | OCMC_RAM3                                              | OCMC_RAM3_FW   | 16                | 1              |
|        | EMIF1, EMIF2                                           | EMIF_OCP_FW    | 8                 | 2              |
|        | EMIF1, EMIF2                                           | MA_MPU_NTTP_FW | 8                 | 2              |
|        | PCIESS1                                                | PCIESS1_FW     | 8                 | 1              |
|        | PCIESS2                                                | PCIESS2_FW     | 8                 | 1              |
|        | BB2D                                                   | BB2D_FW        | 1                 | 1              |
|        | QSPI                                                   | QSPI_FW        | 1                 | 1              |
|        | TPCC                                                   | TPCC_FW        | 1                 | 1              |
|        | TPTC                                                   | TPTC_FW        | 2                 | 2              |
|        | VCP1                                                   | VCP1_FW        | 1                 | 1              |
|        | NOTE: VCP is not supported in this family of devices.  |                |                   |                |



| Domain       | Slave NIU      | Firewall          | Number of Regions | Number of Ports |
|--------------|----------------|-------------------|-------------------|-----------------|
|              | VCP2           | VCP2_FW           | 1                 | 1               |
| _            | McASP1         | MCASP1_FW         | 1                 | 1               |
| <del>-</del> | McASP2         | MCASP2_FW         | 1                 | 1               |
| <del>-</del> | McASP3         | MCASP3_FW         | 1                 | 1               |
| CLK2         | L3_INSTR       | L3_INSTR_FW       | 2                 | 1               |
| <del>-</del> | DEBUGSS_CT_TBR | DEBUGSS_CT_TBR_FW | 1                 | 1               |

Two types of regions are distinguished in a slave NIU firewall:

- Default region: Available in all slave NIUs. The default region covers the entire slave NIU address range. Other firewall-configured regions must reset or overlay the default region, because it always has the lowest priority.
- Normal region: The number of normal regions varies in a slave NIU; they have identical capabilities (see Table 14-17).

Each region has the following characteristics:

- Start address: Physical slave NIU start address
- · End address: Physical slave NIU end address
- Specific access rights (see Section 14.2.3.7.3.3, Protection Mechanism per Region Examples)
- Priority level from 0 (lowest) to 10 (highest)

Depending on its priority level, a region can override the settings of another region; the access rights of the region with the highest priority apply. All regions have a fixed (not configurable) priority level that corresponds to their number: Region 1 has priority level 1, region 2 has priority level 2, and so on.

Figure 14-6 shows the priority level with associated regions. This priority level scheme allows multiplying the flexibility and capability of the firewall. Figure 14-6 shows a 7-region firewall setting that creates 16 regions (twice the number of regions created than originally available).





Figure 14-6. L3 Interconnect Region Overlay and Priority Level Overview

The address range covered by the regions is defined in the START\_REGION\_i and END\_REGION\_i registers. The boundary checks are done on a minimum size of 4-KiB pages; thus, bits [11:0] of those 32-bit registers are not checked.

The address space size of the slave NIUs ([bits [31:12]) depends on the size of the slave NIU to protect (that is, if a memory is only 48KiB, then the size is defined through bits [16:12] of the slave NIU start and end address registers of the firewall region (START\_REGION\_i[16:12] and END\_REGION\_i[16:12]).

On multiport firewalls (EMIF\_OCP\_FW), the checking of each REGION {0, n} can activate on one or several ports at the same time. However, if interleaving is not desired on some parts of the protected memory space, it is possible to apply or not apply region checking on selected ports using the region enable/disable on port instance capability of the END\_REGION\_i register.

Most slave NIUs support only one input port (port 0) except:

- The MA MPU firewall (MA MPU NTTP FW) which has two ports:
  - Port 0 for access from the MPU to EMIF1
  - Port 1 for access from the MPU to EMIF2
- The EMIF firewall which has two ports:
  - Port 0 for access from the DMM to EMIF1
  - Port 1 for access from the DMM to EMIF2



- The EDMA\_TC firewall which has two ports:
  - Port 0 logs errors in the ERROR\_LOG\_0 register for the traffic to EDMA\_TPTC0 module generated by the MPU, DSP1/2, EVE1/2/3/4, IPU1, PCIESS1/2, MMU1/2, PRU-ICSS1 and DAP modules.
  - Port 1 logs errors in the ERROR\_LOG\_1 register for the traffic to EDMA\_TPTC1 module generated by the MPU, DSP1/2, EVE1/2/3/4, IPU1, PCIESS1/2, MMU1/2, PRU-ICSS1 and DAP modules.

A region can be applied or not to each port independently. To enable and disable the regions:

- For port 0: Set/clear the END\_REGION\_i[0] END\_REGION\_i\_ENABLE\_CORE0 bit (for all L3\_MAIN firewalls).
- For port 1: Set/clear the END\_REGION\_i[1] END\_REGION\_i\_ENABLE\_CORE1 bit (for MA\_MPU, EMIF and EDMA\_TC firewalls).

The EMIF firewall (EMIF\_OCP\_FW) uses 16 GiB address space and protects both the SDRAM and the EMIF configuration registers. The EMIF firewall allows defining access restrictions per region. The region can apply to:

- Both EMIF1 and EMIF2 controllers (interleaving mode)
- Only the EMIF1 controller
- Only the EMIF2 controller

This per-region capability is defined by configuring the END\_REGION\_i[1:0] bit field for:

- Both EMIF1 and EMIF2 (interleaving mode): END\_REGION\_i[0] END\_REGION\_i\_ENABLE\_CORE\_0
   = 0x1 and END\_REGION\_i[1]END\_REGION\_i\_ENABLE\_CORE\_1 = 0x1
- Only EMIF1: END\_REGION\_i[0] END\_REGION\_i\_ENABLE\_CORE\_0 = 0x1
- Only EMIF2: END\_REGION\_i[1] END\_REGION\_i\_ENABLE\_CORE\_1 = 0x1

The protection regions for EMIF firewall are configurable with a size of 4-KiB granularity (the same applies to the MA\_MPU\_NTTP\_FW). The address range covered by the regions is defined in the START\_REGION\_i and END\_REGION\_i registers. Since EMIF firewall sees 16 GiB address space but these two registers have only 32 bits, the START\_REGION\_i/END\_REGION\_i[31] bit is mapped to bit [33] of the EMIF address space, that is, bits [31:10] of START\_REGION\_i/END\_REGION\_i are mapped to EMIF Address [33:12]. START\_REGION\_i/END\_REGION\_i [9:0] are not checked for the minimum page size of 4 KiB.

The start address in the EMIF address space for accessing the EMIF configuration registers is  $0x3\_0000\_0000$ . If protection of these registers is needed, that address must be right shifted by 2 bits and then the result  $(0xC000\_0000)$  must be written to the START\_REGION\_i register. The REGUPDATE\_CONTROL[19:16] FW\_ADDR\_SPACE\_MSB bit field indicates how many bits are shifted in the firewall address space. In case of EMIF\_OCP\_FW and MA\_MPU\_NTTP\_FW, 2 bits are shifted. If target address space is  $\leq 4$  GiB then REGUPDATE\_CONTROL[19:16] FW\_ADDR\_SPACE\_MSB is 0x0 and the START\_REGION\_i/END\_REGION\_i [31:12] bits match target physical address [31:12]. Bits [11:0] are ignored by the firewall. These bits are not involved in the address check. To match address spaces greater than 4 GiB but keep the minimum page size of 4 KiB some of the START\_REGION\_i/END\_REGION\_i [11:0] bits must also be configured. In the EMIF case bits [11:10] are also used.

For example, the EMIF1 configuration registers are accessible through system base address 0x4C00\_0000. But the EMIF\_OCP\_FW sees them at start address 0x3\_0000\_0000. As previously mentioned that address must be shifted before being programmed to the START\_REGION\_i register. In this case the programmed value should be 0xC000\_0000. This has to be taken into account.

#### 14.2.3.7.3.2 L3\_MAIN Firewall Registers Overview

Table 14-18 and Table 14-19 list the L3 MAIN firewall permission-setting registers.



# Table 14-18. L3\_MAIN Firewall Read/Write Permission-Setting Register

| Register Name                 | Bits | Field Name | 4-bit ConnID Value (hex)<br>(see Table 14-10) | Field<br>Modifiability |
|-------------------------------|------|------------|-----------------------------------------------|------------------------|
|                               | 31   | W          | ConnID = F write permission                   | RW                     |
|                               | 30   | R          | ConnID = F read permission                    | RW                     |
|                               | 29   | W          | ConnID = E write permission                   | RW                     |
|                               | 28   | R          | ConnID = E read permission                    | RW                     |
|                               | 27   | W          | ConnID = D write permission                   | RW                     |
|                               | 26   | R          | ConnID = D read permission                    | RW                     |
|                               | 25   | W          | ConnID = C write permission                   | RW                     |
|                               | 24   | R          | ConnID = C read permission                    | RW                     |
|                               | 23   | W          | ConnID = B write permission                   | RW                     |
|                               | 22   | R          | ConnID = B read permission                    | RW                     |
|                               | 21   | W          | ConnID = A write permission                   | RW                     |
|                               | 20   | R          | ConnID = A read permission                    | RW                     |
|                               | 19   | W          | ConnID = 9 write permission                   | RW                     |
|                               | 18   | R          | ConnID = 9 read permission                    | RW                     |
|                               | 17   | W          | ConnID = 8 write permission                   | RW                     |
| MDM DEDMICCION DECION LIICH : | 16   | R          | ConnID = 8 read permission                    | RW                     |
| MRM_PERMISSION_REGION_HIGH_j  | 15   | W          | ConnID = 7 write permission                   | RW                     |
|                               | 14   | R          | ConnID = 7 read permission                    | RW                     |
|                               | 13   | W          | ConnID = 6 write permission                   | RW                     |
|                               | 12   | R          | ConnID = 6 read permission                    | RW                     |
|                               | 11   | W          | ConnID = 5 write permission                   | RW                     |
|                               | 10   | R          | ConnID = 5 read permission                    | RW                     |
|                               | 9    | W          | ConnID = 4 write permission                   | RW                     |
|                               | 8    | R          | ConnID = 4 read permission                    | RW                     |
|                               | 7    | W          | ConnID = 3 write permission                   | RW                     |
|                               | 6    | R          | ConnID = 3 read permission                    | RW                     |
|                               | 5    | W          | ConnID = 2 write permission                   | RW                     |
|                               | 4    | R          | ConnID = 2 read permission                    | RW                     |
|                               | 3    | W          | ConnID = 1 write permission                   | RW                     |
|                               | 2    | R          | ConnID = 1 read permission                    | RW                     |
|                               | 1    | W          | ConnID = 0 write permission                   | RW                     |
|                               | 0    | R          | ConnID = 0 read permission                    | RW                     |



#### Table 14-19. L3\_MAIN Firewall Permission-Setting Register

| Register name                   | Type of<br>Permission | Bits  | Field Name | Description                              | Field<br>Modifiability |
|---------------------------------|-----------------------|-------|------------|------------------------------------------|------------------------|
|                                 | Reserved              | 31:16 |            | Reserved                                 |                        |
|                                 | 5.1                   | 15    | DEBUG      | PUBLIC PRIVILEGE DOMAIN<br>DEBUG ALLOWED | RW                     |
|                                 | Debug                 | 14    | DEBUG      | PUBLIC USER DOMAIN DEBUG<br>ALLOWED      | RW                     |
|                                 | Reserved              | 13:12 |            | Reserved                                 |                        |
|                                 | _REGIO                | 11    | READ       | PUBLIC PRIVILEGE READ<br>ACCESS ALLOWED  | RW                     |
| MRM_PERMISSION_REGIO<br>N_LOW_j |                       | 10    | WRITE      | PUBLIC PRIVILEGE WRITE<br>ACCESS ALLOWED | RW                     |
|                                 |                       | 9     | EXE        | PUBLIC PRIVILEGE EXE<br>ACCESS ALLOWED   | RW                     |
|                                 |                       | 8     | READ       | PUBLIC USER READ ACCESS<br>ALLOWED       | RW                     |
|                                 |                       | 7     | WRITE      | PUBLIC USER WRITE ACCESS<br>ALLOWED      | RW                     |
|                                 |                       | 6     | EXE        | PUBLIC USER ECXE ACCESS<br>ALLOWED       | RW                     |

### 14.2.3.7.3.3 Protection Mechanism per Region Examples

The access permission of each region is configurable and defined through the MRM\_PERMISSION\_REGION\_HIGH\_j and MRM\_PERMISSION\_REGION\_LOW\_j registers (see Section 14.2.3.7.3.2, L3\_MAIN Firewall Registers Overview).

#### **Master NIU permissions:**

- 1. To give read access to the master NIU with 4-bit ConnID = n (1), set the MRM\_PERMISSION\_REGION\_HIGH\_j[n x 2] R bit.
- 2. To give write access to the master NIU with 4-bit ConnID = n (1), set the MRM\_PERMISSION\_REGION\_HIGH\_j[n x 2 + 1] W bit.
  - (1) n should be first converted from hex to decimal value

#### **Debug permissions:**

- 1. To give privilege debug access, set the MRM\_PERMISSION\_REGION\_LOW\_j[15] DEBUG bit.
- 2. To give user debug access, set the MRM PERMISSION REGION LOW i[14] DEBUG bit.

# User, read, write, and executable permissions:

- 1. To give privileged read access, set the MRM PERMISSION REGION LOW i[11] READ bit.
- 2. To give privileged write access, set the MRM\_PERMISSION\_REGION\_LOW\_i[10] WRITE bit.
- 3. To give privileged executable access, set the MRM PERMISSION REGION LOW j[9] EXE bit.
- 4. To give user read access, set the MRM\_PERMISSION\_REGION\_LOW\_j[8] READ bit.
- 5. To give user write access, set the MRM PERMISSION REGION LOW j[7] WRITE bit.
- 6. To give user executable access, set the MRM\_PERMISSION\_REGION\_LOW\_i[6] EXE bit.

Example: To provide debug write privilege access to the master NIU with 4-bit ConnID = 0x7, set the following bits:

- MRM PERMISSION REGION HIGH [[15] W
- MRM\_PERMISSION\_REGION\_LOW\_i[15] DEBUG

#### 14.2.3.7.3.4 L3\_MAIN Firewall Error Logging

If a protection violation error is detected, the following signals are generated:

An in-band error (SRESP = ERROR) is generated to the master NIU of the access.



- An out-band error is sent to the control module
- An interrupt is generated to the Cortex-A15 INTC.

The L3\_MAIN interconnect does not differentiate errors generated by firewalls from all other supported types of errors.

An in-band error is generated by modules each time an access is not allowed. When an in-band error is sent back into the transaction it is seen as an external prefetch or data abort by the initiator, depending on whether the transaction was an instruction fetch or a data access.

Information about in-band errors is logged into two registers:

- ERROR\_LOG\_k: Logs the information about the start/end address of the hit region and the qualifiers
  of the transaction
- LOGICAL\_PHYSICAL\_ADDRESS\_ERRLOG\_k[31:12]: Logs the address of the failed access

NOTE: When a multiport firewall is implemented, these registers are duplicated for each port.

Table 14-20 lists the L3\_MAIN firewall error-logging registers.

Table 14-20. L3 Firewall Error-Logging Registers

| Register Name                                                                                                           | Register Field Name        | Field<br>Modifiability | Parameter Comments                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| ERROR_LOG_k (When<br>multiport firewall is<br>implemented the error<br>log register is<br>duplicated for each<br>port.) | RESERVED[31:24]            | Read only              | Reads return 0s.                                                                                                                    |
|                                                                                                                         | BLK_BURST_VIOLATION[23]    | Read/write             | Read 0x1: 2D burst not allowed or exceeds allowed size. Write to clear the ERROR_LOG and LOGICAL_PHYSICAL_ADDRESS_ERRLOG registers. |
|                                                                                                                         | RESERVED[22]               | Read only              | Read return 0s.                                                                                                                     |
|                                                                                                                         | REGION_START_ERRLOG[21:17] | Read/write             | Read: Wrong access hit this region number. Write to clear the ERROR_LOG and LOGICAL_PHYSICAL_ADDRESS_ERRLOG registers.              |
|                                                                                                                         | REGION_END_ERRLOG[16:12]   | Read/write             | Read: Wrong access hit this region number. Write to clear the ERROR_LOG and LOGICAL_PHYSICAL_ADDRESS_ERRLOG registers.              |
|                                                                                                                         | REQINFO_ERRLOG[11:0]       | Read/write             | Mapping of the error according to the reqinfo vector: ConnID [3:0] MCMD [0] [3] MReqDebug [1] MReqSupervisor [0] MReqType           |

L3 firewall errors can be cleared by writing to the ERROR\_LOG\_k register in the firewall that recorded the error. Clearing the ERROR\_LOG\_k register deasserts the corresponding error if it exists.

The L3 firewall register ERROR\_LOG\_k must be cleared before clearing the SEC\_ERR\_STATUS\_FUNC\_1/2 and SEC\_ERR\_STATUS\_DEBUG\_1/2 registers in the control module.

When a protection violation occurs, an interrupt is sent to the IRQ\_CROSSBAR. An in-band error is sent back, and an error is logged in the SEC\_ERR\_STATUS\_FUNC\_1/2 and SEC\_ERR\_STATUS\_DEBUG\_1/2 registers, depending on the functional mode:

- In application mode:
  - SEC\_ERR\_STATUS\_FUNC\_1[1] L3 RAM protection violation
  - SEC\_ERR\_STATUS\_FUNC\_1[2] GPMC protection violation
  - SEC ERR STATUS FUNC 1[3] EMIF protection violation
  - SEC\_ERR\_STATUS\_FUNC\_1[4] IVA protection violation
  - SEC\_ERR\_STATUS\_FUNC\_1[5] IPU protection violation



- SEC\_ERR\_STATUS\_FUNC\_1[6] IVA SL2 protection violation
- SEC\_ERR\_STATUS\_FUNC\_1[8] SYSTEM DMA protection violation
- SEC\_ERR\_STATUS\_FUNC\_1[10] DSPDMA slave NIU protection violation
- SEC\_ERR\_STATUS\_FUNC\_1[13] GPU protection violation
- SEC ERR STATUS FUNC 1[14] DSS protection violation
- SEC\_ERR\_STATUS\_FUNC\_1[16] L4\_PER1 protection violation
- SEC\_ERR\_STATUS\_FUNC\_1[17] L4\_CFG protection violation
- SEC\_ERR\_STATUS\_FUNC\_1[18] DEBUG subsystem protection violation
- SEC\_ERR\_STATUS\_FUNC\_1[22] L4\_WKUP protection violation
- SEC\_ERR\_STATUS\_FUNC\_1[23] BB2D protection violation
- SEC\_ERR\_STATUS\_FUNC\_1[26] CT\_TBR protection violation
- SEC\_ERR\_STATUS\_FUNC\_1[28] EVE1 protection violation
- SEC\_ERR\_STATUS\_FUNC\_1[29] EVE2 protection violation
- SEC ERR STATUS FUNC 1[30] EVE3 protection violation
- SEC\_ERR\_STATUS\_FUNC\_1[31] EVE4 protection violation
- SEC ERR STATUS FUNC 2[0] DSP1 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[1] DSP2 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[2] OCMC\_RAM2 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[3] OCMC\_RAM3 protection violation
- SEC ERR STATUS FUNC 2[4] L4 PER2 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[5] L4\_PER3 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[6] IPU2 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[7] PCIESS1 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[8] PCIESS2 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[11] McASP1 protection violation
- SEC ERR STATUS FUNC 2[12] McASP2 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[13] McASP3 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[16] EDMA\_TPTC1 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[17] EDMA\_TPCC protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[20] PRU-ICSS1 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[21] PRU-ICSS2 protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[22] QSPI protection violation
- SEC\_ERR\_STATUS\_FUNC\_2[23] EDMA\_TPTC2 protection violation

#### In debug mode:

- SEC\_ERR\_STATUS\_DEBUG\_1[1] L3 RAM protection violation
- SEC ERR STATUS DEBUG 1[2] GPMC protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[3] EMIF protection violation
- SEC ERR STATUS DEBUG 1[4] IVA protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[5] IPU protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[6] IVA SL2 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[8] SYSTEM DMA protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[10] DSPDMA slave NIU protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[13] GPU protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[14] DSS protection violation



- SEC\_ERR\_STATUS\_DEBUG\_1[16] L4\_PER1 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[17] L4\_CFG protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[18] DEBUG subsystem protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[22] L4\_WKUP protection violation
- SEC ERR STATUS DEBUG 1[23] BB2D protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[26] CT\_TBR protection violation
- SEC ERR STATUS DEBUG 1[28] EVE1 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[29] EVE2 protection violation
- SEC ERR STATUS DEBUG 1[30] EVE3 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_1[31] EVE4 protection violation
- SEC ERR STATUS DEBUG 2[0] DSP1 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[1] DSP2 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[2] OCMC\_RAM2 protection violation
- SEC ERR STATUS DEBUG 2[3] OCMC RAM3 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[4] L4\_PER2 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[5] L4\_PER3 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[6] IPU2 protection violation
- SEC ERR STATUS DEBUG 2[7] PCIESS1 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[8] PCIESS2 protection violation
- SEC ERR STATUS DEBUG 2[11] McASP1 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[12] McASP2 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[13] McASP3 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[16] EDMA\_TPTC1 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[17] EDMA\_TPCC protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[20] PRU-ICSS1 protection violation
- SEC ERR STATUS DEBUG 2[21] PRU-ICSS2 protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[22] QSPI protection violation
- SEC\_ERR\_STATUS\_DEBUG\_2[23] EDMA\_TPTC2 protection violation
- For more information, see Chapter 18, Control Module.

# 14.2.3.7.3.5 L3\_MAIN Firewall Default Configuration

Table 14-21 summarizes the configuration of the L3\_MAIN firewalls.

#### Table 14-21. L3 MAIN Firewalls Default Configurations

|                          | Device/Region: 0 |                |               |              |                                    |                                                                                                                              |  |  |  |
|--------------------------|------------------|----------------|---------------|--------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Permission<br>Type       | Reset<br>Value   | Reset<br>Value | Reset<br>Type | Run Time     | Firewall Register (where j = 0)    | Control Module Register                                                                                                      |  |  |  |
| ACCESS_<br>PERMISSION    | All              | 0xFFF          | Exported      | Configurable | MRM_PERMISSION_REGION_LOW_j[11:0]  | CONTROL_CORE_L3_HW_FW_<br>EXPORTED_VALUES_CONF_LOC<br>K_1[k]<br>CONTROL_CORE_L3_HW_FW_<br>EXPORTED_VALUES_CONF_LOC<br>K_2[j] |  |  |  |
| DEBUG_<br>PERMISSION     | All              | 0xF            | Exported      | Configurable | MRM_PERMISSION_REGION_LOW_j[15:12] | CONTROL_CORE_L3_HW_FW_<br>EXPORTED_VALUES_CONF_LOC<br>K_1[k]<br>CONTROL_CORE_L3_HW_FW_<br>EXPORTED_VALUES_CONF_LOC<br>K_2[j] |  |  |  |
| INITIATOR_<br>PERMISSION | All              | 0xFFF<br>FFFFF | Tied          | Configurable | MRM_PERMISSION_REGION_HIGH_j[31:0] | N/A                                                                                                                          |  |  |  |



**NOTE:** For the values of k and j see Table 14-22, Table 14-13 and Table 14-14.

Table 14-22. Control Module Register – Factorization

| Variable Value | Module Name                                                 | Regions |
|----------------|-------------------------------------------------------------|---------|
| k              |                                                             |         |
| [0]            | GPMC                                                        | 8       |
| [3]            | OCMC RAM1                                                   | 16      |
| [4]            | DSS                                                         | 8       |
| [6]            | GPU                                                         | 1       |
| [7]            | IVAHD SL2IF                                                 | 4       |
| [8]            | IVAHD CONFIG                                                | 1       |
| [11]           | EMIF                                                        | 8       |
| [12]           | DEBUGSS                                                     | 1       |
| [13]           | CT_TBR                                                      | 1       |
| [16]           | EVE1 NOTE: EVE1 is not supported in this family of devices. | 1       |
| [17]           | EVE2 NOTE: EVE2 is not supported in this family of devices. | 1       |
| [18]           | EVE3 NOTE: EVE3 is not supported in this family of devices. | 1       |
| [19]           | EVE4 NOTE: EVE4 is not supported in this family of devices. | 1       |
| [20]           | PCIESS1                                                     | 8       |
| [21]           | PCIESS2                                                     | 8       |
| [22]           | IPU1                                                        | 4       |
| [23]           | IPU2                                                        | 4       |
| [24]           | VCP1 NOTE: VCP1 is not supported in this family of devices. | 1       |
| [25]           | VCP2 NOTE: VCP2 is not supported in this family of devices. | 1       |
| [26]           | McASP1                                                      | 1       |
| [27]           | McASP2                                                      | 1       |
| [28]           | McASP3                                                      | 1       |
| [31]           | BB2D                                                        | 1       |
| j              |                                                             |         |
| [0]            | DSP1                                                        | 1       |
| [1]            | DSP2                                                        | 1       |
| [2]            | OCMC RAM2                                                   | 16      |
| [3]            | OCMC RAM3                                                   | 16      |
| [6]            | PRU-ICSS1                                                   | 1       |
| [7]            | PRU-ICSS2                                                   | 1       |
| [8]            | QSPI                                                        | 1       |
| [9]            | EDMA TC                                                     | 1       |
| [10]           | EDMA TPCC                                                   | 1       |

# 14.2.3.8 L3\_MAIN Interconnect Error Handling

Error logging is enabled in the L3\_MAIN interconnect. The three major types of errors are:

- Slave NIU errors
- Firewall errors (see Section 14.2.3.7.3.4, L3\_MAIN Firewall Error Logging)



· Flag mux errors

## 14.2.3.8.1 Global Error-Routing Scheme

Figure 14-7 shows the L3\_MAIN global error-routing scheme.

L3 Request Response path path Master NIU **ERR** bit Addr decode Address hole error Flag mux Power App Dbg IRQ CROSSBAR disconnect error error Connection Disconnect state error  $\triangle$ App error Disconnect error Dbg error Control Firewall module App firewall error Firewall Permissions Dbg firewall error error FW error Slave NIU Unsupported . command

Figure 14-7. L3\_MAIN Global Error-Routing Scheme

14.2.3.8.2 Slave NIU Error Logging

Connection

state

Unsupported CMD or disconnect error

Request

path

Standard

error

Response

path

Error logging is implemented only at slave NIUs. Because the interconnect does not support master NIU error logging, an erroneous packet must be created and sent to one of the slave NIUs. The slave NIU that receives an erroneous packet is predictable but can change per master (see Table 14-23).

Custom

error

13-005



## Table 14-23. L3\_MAIN Connectivity and Holes Error Routing

| Master                                      | Connectivity and Holes Errors Logged Into Slave NIUs |
|---------------------------------------------|------------------------------------------------------|
| All initiators except DSP1_CFG and DSP2_CFG | GPMC_TARG                                            |
| DSP1_CFG                                    | EVE1 TARG                                            |
| DSP2_CFG                                    | EVEI_TARG                                            |

The slave NIU can be configured to report standard errors (errors generated within the interconnect):

- Firewall error: Protection violation; this error indicates that a request was rejected by a firewall and is
  reported to the control module. For more information, see Section 14.2.3.7.3.4, L3\_MAIN Firewall Error
  Logging.
- Address hole: This error reports an unknown address for a request. The address map is local to each
  master NIU; therefore, an address hole error is reported each time a master NIU requests an access to
  a slave NIU to which it is not logically connected, even if this address exists in the global L3\_MAIN
  address map. This error is detected only once per burst.
- Unsupported commands: This error reports that the master NIU sent a command that cannot be
  processed, because the slave NIU cannot accept it and no conversion to another command is
  possible. This error is detected only once per burst.
- Report custom errors: Basically, when the slave answer is SResp = ERR
- Report severity level, for standard error and custom errors:
  - None: Error logging for this type of error is disabled.
  - Error: Error is logged for this type of error.
  - Fault: Error is logged and interrupt is generated for this type of error.
- Generate interrupt on 2 bits depending on the MRegDebug qualifier:
  - Application error FAULT[0]
  - Debug error FAULT[1]

By default, all slave NIUs are configured with standard and custom error levels set to FAULT. The errors are reported on the two flag muxes (see Figure 14-7), depending on the access type, application or debug. For more information, see Section 14.2.3.8.3, Flag Mux Error Logging.

The slave NIU power-disconnect component also has error logging enabled, because in this case the slave NIU is in a clock domain that is switched off and therefore cannot catch the error. By nature, this component can generate only standard errors. By default, it is configured with the error level set to FAULT.

Wake up on demand: If an error packet reaches a slave NIU that is set with MDiscBehave = 1 (wake up on demand), then the active signal is asserted and L3 processes the error generation when the slave is awake. Although this is inefficient, it simplifies NIU implementation and should not be a problem because errors are supposed to occur only during software debug.

#### 14.2.3.8.3 Flag Mux Error Logging

All fault signals are sent to a flag mux component. There are four important FLAGMUX registers:

- L3 FLAGMUX MASK0: Masks application error sources
- L3\_FLAGMUX\_MASK1: Masks debug error sources
- L3 FLAGMUX REGERRO: Checks which application error sources are active
- L3 FLAGMUX REGERR1: Checks which debug error sources are active

The two L3\_FLAGMUX\_MASK registers mask bit 0 or bit 1 of the flag inputs, and the L3\_FLAGMUX\_REGERR registers read input errors. Each register is dedicated to reporting the bit corresponding to the register number.

Table 14-24 describes the mapping of the flags to the corresponding sources.



# **Table 14-24. Interconnect Flag Mapping**

|                 | Flag Mux Input | Source                                                       |
|-----------------|----------------|--------------------------------------------------------------|
| CLK1_1 Flag Mux | 1              | DMM_P1                                                       |
|                 | 2              | DSP2 SDMA                                                    |
|                 |                | EVE2                                                         |
|                 | 3              | NOTE: EVE2 is not supported in this family of devices.       |
|                 | 4              | DMM_P2                                                       |
|                 | 6              | DSP1 SDMA                                                    |
|                 | 7              | EVE1  NOTE: EVE1 is not supported in this family of devices. |
|                 | 8              | EVE3  NOTE: EVE3 is not supported in this family of devices. |
|                 | 9              | EVE4  NOTE: EVE4 is not supported in this family of devices. |
|                 | 10             | DSS                                                          |
|                 | 11             | GPMC                                                         |
|                 | 12             | PCIE SS1                                                     |
|                 | 13             | IVA_CFG                                                      |
|                 | 14             | IVA_SL2IF                                                    |
|                 | 15             | L4_CFG                                                       |
|                 | 16             | L4_WKUP                                                      |
|                 | 17             | PCIESS2                                                      |
|                 | 19             | GPU                                                          |
|                 | 20             | IPU1                                                         |
|                 | 21             | IPU2                                                         |
|                 | 22             | EDMA TPCC                                                    |
|                 | 23             | EDMA TC1                                                     |
|                 | 24             | EDMA TC2                                                     |
|                 | 25             | VCP1 NOTE: VCP1 is not supported in thi family of devices.   |
|                 | 26             | L4_PER2_P3                                                   |
|                 | 27             | L4_PER3_P3                                                   |
|                 | 28             | MMU1                                                         |
|                 | 29             | PRU-ICSS1                                                    |
|                 | 30             | PRU-ICSS2                                                    |
|                 | 31             | VCP2  NOTE: VCP2 is not supported in thi family of devices.  |
| CLK1_2 Flag Mux | 0              | HOST_CLK1_1                                                  |
| _ 5             | 1              | HOST_CLK1_2                                                  |
|                 | 2              | REPLICATOR_CLK1_TIMEOUT                                      |
|                 | 4              | BB2D                                                         |
|                 | 5              | REPLICATOR_CLK1_TIMEOUT                                      |
|                 | 6              | L4_PER1_P3                                                   |
|                 | 7              | L4_PER1_P1                                                   |
|                 | 8              | L4_PER1_P2                                                   |
|                 | 9              | L4_PER2_P1                                                   |



Table 14-24. Interconnect Flag Mapping (continued)

|                   | Flag Mux Input | Source                  |
|-------------------|----------------|-------------------------|
|                   | 10             | L4_PER2_P2              |
|                   | 11             | L4_PER3_P1              |
|                   | 12             | L4_PER3_P2              |
|                   | 13             | McASP1                  |
|                   | 14             | McASP2                  |
|                   | 15             | McASP3                  |
|                   | 16             | MMU2                    |
|                   | 17             | OCMC_RAM1               |
|                   | 18             | OCMC_RAM2               |
|                   | 19             | OCMC_RAM3               |
|                   | 21             | QSPI                    |
|                   | 23             | CLK1_TARG_PWR_DISC_CLK2 |
| OLYO 4 Flore Mars | 0              | L3_INSTR                |
|                   | 1              | DEBUGSS_CT_TBR          |
| CLK2_1 Flag Mux   | 2              | HOST_CLK2_1             |
|                   | 3              | REPLICATOR_CLK2_TIMEOUT |

NOTE: Missing inputs in Table 14-24 are reserved. Writing inside the reserved spaces has no effect.

## 14.2.3.8.4 Severity Level of Standard and Custom Errors

The slave NIU registers are important for error logging.

- The L3\_TARG\_STDERRLOG\_SVRTSTDLVL register shows the severity level for standard errors.
   According to the severity level, error logging is disabled, enabled with level ERROR, or enabled with level ERROR and flag FAULT.
- The L3\_TARG\_STDERRLOG\_SVRTCUSTOMLVL register shows the severity level for custom errors.
- The L3\_TARG\_STDERRLOG\_MAIN register (the main register for error-logging management) shows the validity of the logged information, standard or custom.
- The L3 TARG STDERRLOG HDR register stores packets in case of a standard error.
- The L3\_TARG\_STDERRLOG\_MSTADDR register returns the MSTADDR field of the logged packet.
- The L3\_TARG\_STDERRLOG\_SLVADDR register returns the SLVADDR field of the stored packet.
- The L3\_TARG\_STDERRLOG\_INFO register saves the information field of the logged packet.

#### 14.2.4 L3\_MAIN Interconnect Programming Guide

#### 14.2.4.1 L3 MAIN Interconnect Low-Level Programming Models

This section describes the low-level hardware programming sequences for configuring and using the L3\_MAIN interconnect module.

#### 14.2.4.1.1 Global Initialization

#### 14.2.4.1.1.1 Global Initialization of Surrounding Modules

This section identifies the requirements for initializing the surrounding modules when the L3\_MAIN interconnect module is to be used for the first time after a device reset. The initialization of surrounding modules is based on the integration and environment of the L3\_MAIN interconnect. For more information, see Section 14.2.2, L3\_MAIN Interconnect Integration.



## Table 14-25. Global Initialization of Surrounding Modules

| Surrounding Modules | Comments                                                                                                                                                                                                                     |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRCM                | For information about the configuration of the PRCM module, see Chapter 3, Power, Reset, and Clock Management.                                                                                                               |
| Control module      | For information about the configuration of the control module, see Chapter 18, Control Module.                                                                                                                               |
| Device INTCs        | Device INTCs must be configured to enable the interrupt request generation. For more information see Chapter 17, Interrupt Controllers.                                                                                      |
| IRQ_CROSSBAR        | IRQ_CROSSBAR configuration must be done to allow module IRQs to be mapped to certain device INTC line. For more information see Section 18.4.6.4, IRQ_CROSSBAR Module Functional Description, in Chapter 18, Control Module. |

# 14.2.4.2 Operational Modes Configuration

## 14.2.4.2.1 L3\_MAIN Interconnect Error Analysis Mode

#### 14.2.4.2.1.1 Main Sequence: L3\_MAIN Interconnect Error Analysis Mode

The information required to analyze an error source is logged in several registers. The number of registers to access depends on the error source.

Figure 14-8 shows the software sequence required in most cases.

Figure 14-8. Typical Error Analysis Sequence



**NOTE:** In case flag is set due to timeout flagmux, the user can check the status in CONTROL\_SEC\_ERR\_STATUS for that timeout flagmux.

Table 14-26 lists the subprocess call summary for error analysis mode in the main sequence.



Table 14-26. Subprocess Call Summary for Main Sequence – Error Analysis Mode

| Subprocess                                                                 | Cross-Reference                                                                                          |
|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| L3 interconnect error analysis                                             | See Section 14.2.4.2.1, L3_MAIN Interconnect Error Analysis Mode.                                        |
| L3_MAIN interconnect protection violation error identification             | See Section 14.2.4.2.1.1.2, Subsequence: L3_MAIN Interconnect Protection Violation Error Identification. |
| L3_MAIN interconnect unsupported command/address hole error identification | See Section 14.2.4.2.1.1.3, Subsequence: L3_MAIN Interconnect Standard Error Identification.             |
| L3_MAIN interconnect reset FLAGMUX and module                              | See Section 14.2.4.2.1.1.4, Subsequence: L3_MAIN Interconnect FLAGMUX Configuration.                     |

## 14.2.4.2.1.1.1 Subsequence: L3\_MAIN Custom Error Identification

The procedure listed in Table 14-27 describes custom error identification.

**Table 14-27. Custom Error Identification** 

| Step                                                 | Register/Bit Field/Programming Model                                       | Value |
|------------------------------------------------------|----------------------------------------------------------------------------|-------|
| IF: Is custom error detected?                        | L3_TARG_STDERRLOG_MAIN[1]<br>STDERRLOG_MAIN_ERRTYPE                        | =0x1  |
| Read information field of the response packet.       | L3_TARG_STDERRLOG_CUSTOMINFO_INFO[7:0]<br>STDERRLOG_CUSTOMINFO_INFO        | XXX   |
| Read the address of the initiator that caused error. | L3_TARG_STDERRLOG_CUSTOMINFO_MSTADDR[10:0]<br>STDERRLOG_CUSTOMINFO_MSTADDR | xxx   |
| Read the type of operation (read/write).             | L3_TARG_STDERRLOG_CUSTOMINFO_OPCODE[1:0]<br>STDERRLOG_CUSTOMINFO_OPCODE    | xxx   |
| ENDIF                                                |                                                                            |       |

#### 14.2.4.2.1.1.2 Subsequence: L3\_MAIN Interconnect Protection Violation Error Identification

The procedure listed in Table 14-28 describes protection violation error identification and where it is logged in the control module registers. Two types of errors are logged: application errors and debug errors.

Table 14-28. L3 MAIN Protection Violation Error Identification

| Step                                                          | Register/Bit Field/Programming Model                 | Value |
|---------------------------------------------------------------|------------------------------------------------------|-------|
| Read the burst violation.                                     | ERROR_LOG_k[23] 2D_BURST_VIOLATION                   | XXX   |
| Read the initiator ID.                                        | ERROR_LOG_k[3:0] ConnID                              | XXX   |
| Read the command that caused the error.                       | ERROR_LOG_k[7] MCMD                                  | XXX   |
| Read the address of the request that caused the error.        | ERROR_LOG_k[31:12] SLVOFS_LOGICAL                    | XXX   |
| IF: Is it an application error?                               | L3_FLAGMUX_REGERR0 [31:0] REGERROR0                  | 0x0   |
| Read the status bits to see which module firewall has worked. | CONTROL.SEC_ERR_STATUS_FUNC_1[20:0]                  | XXX   |
| Clear the status bits.                                        | CONTROL.SEC_ERR_STATUS_FUNC_1[20:0]                  | XXX   |
| Clear the status bit.                                         | L3_TARG_STDERRLOG_MAIN [31]<br>STDERRLOG_MAIN_CLRLOG | 0x0   |
| ELSE IF                                                       | L3_FLAGMUX_REGERR1[7:0] REGERROR1                    | = 0x1 |
| Read the status bits to see the module.                       | CONTROL.SEC_ERR_STATUS_DEBUG_1[20:0]                 | XXX   |
| Clear the status bits.                                        | CONTROL.SEC_ERR_STATUS_DEBUG_1[20:0]                 | XXX   |
| Clear the status bit.                                         | L3_TARG_STDERRLOG_MAIN[31]<br>STDERRLOG_MAIN_CLRLOG  | 0x0   |
| ENDIF                                                         |                                                      |       |
| Clear the burst violation.                                    | ERROR_LOG_k[23] 2D_BURST_VIOLATION                   | 0x0   |
| Clear the error status.                                       | ERROR_LOG_k[21:17] REGION_START_ERRLOG               | 0x00  |
|                                                               |                                                      |       |



# 14.2.4.2.1.1.3 Subsequence: L3\_MAIN Interconnect Standard Error Identification

The procedure listed in Table 14-29 describes the identification of standard errors inside the L3\_MAIN interconnect. The standard errors are: unsupported command, address hole, and disconnect.

Table 14-29. L3\_MAIN Standard Error Identification

| Step                                             | Register/Bit Field/Programming Model                        | Value |
|--------------------------------------------------|-------------------------------------------------------------|-------|
| IF: Is an error detected?                        | L3_TARG_STDERRLOG_MAIN[18]<br>STDERRLOG_MAIN_ERRCNT         | = 0x1 |
| Read the corresponding flag.                     | L3_FLAGMUX_REGERR0[31:0] REGERROR0                          | XXX   |
| Read the corresponding flag.                     | L3_FLAGMUX_REGERR1[31:0] REGERROR1                          | XXX   |
| Localize the slave NIU that generated the error. | See Table 14-24.                                            |       |
| ELSE                                             |                                                             |       |
| Clear the error log.                             | L3_TARG_STDERRLOG_MAIN[31]<br>STDERRLOG_MAIN_CLRLOG         | 0x0   |
| Clear the severity error status.                 | L3_TARG_STDERRLOG_SVRTSTDLVL[1:0]<br>STDERRLOG_SVRTSTDLVL_0 | 0x2   |
| ENDIF                                            |                                                             |       |

# 14.2.4.2.1.1.4 Subsequence: L3\_MAIN Interconnect FLAGMUX Configuration

The procedures listed in Table 14-30 and Table 14-31 give information about the configuration of FLAGMUX masks.

# **Table 14-30. FLAGMUX Configuration**

| Step                                                 | Register/Bit Field/Programming Model                                 | Value |
|------------------------------------------------------|----------------------------------------------------------------------|-------|
| Set the FLAGMUX masks to mask an event.              | L3_FLAGMUX_MASK031:0] MASK0<br>L3_FLAGMUX_MASK1[31:0] MASK1          | xxx   |
| Read the REGERR bits to see if an error is recorded. | L3_FLAGMUX_REGERR0[31:0] REGERR0<br>L3_FLAGMUX_REGERR1[31:0] REGERR1 | xxx   |
| Clear the slave NIU error log and the FLAGMUX error. | L3_TARG_STDERRLOG_MAIN[31]<br>STDERRLOG_SVRTSTDLVL_0                 | 0x1   |

## Table 14-31. FLAGMUX Time-out1/2 Configuration (fro CLK1\_1 and CLK1\_2)

| Step                                                 | Register/Bit Field/Programming Model          | Value |
|------------------------------------------------------|-----------------------------------------------|-------|
| Enable time-out for target.                          | L3_FLAGMUX_TIMEOUTx_MASK0[24:0] MASK0 (1)     | xxx   |
| Read the REGERR bits to see if an error is recorded. | L3_FLAGMUX_TIMEOUTx_REGERR0[24:0] REGERR0 (1) | XXX   |

<sup>(1)</sup> x = 1 for CLK1\_FLAGMUX\_CLK1\_1 x=2 for CLK1\_FLAGMUX\_CLK1\_2 Bit fields are [24:0] for CLK1\_FLAGMUX\_CLK1\_1, [20:0] for CLK1\_FLAGMUX\_CLK1\_2

# Table 14-32. FLAGMUX Time-out Configuration (for CLK2\_1)

| Step                                                 | Register/Bit Field/Programming Model    | Value |
|------------------------------------------------------|-----------------------------------------|-------|
| Enable time-out for target.                          | L3_FLAGMUX_TIMEOUT_MASK0[1:0] MASK0     | xxx   |
| Read the REGERR bits to see if an error is recorded. | L3_FLAGMUX_TIMEOUT_REGERR0[1:0] REGERR0 | XXX   |



# 14.2.5 L3\_MAIN Interconnect Register Manual

NOTE: ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.

## 14.2.5.1 L3\_MAIN Register Group Summary

The registers in the L3 interconnect are divided into eight groups:

- Firewall registers (see Table 14-34)
- HOST registers (see Table 14-62)
- TARG registers (see Table 14-98)
- FLAGMUX registers (see Section 14.2.5.1.4 thru Section 14.2.5.1.6)
- BW registers (see Table 14-201)
- STATCOLL registers (see Table 14-240)

# 14.2.5.1.1 L3\_MAIN Firewall Registers Summary and Description

Table 14-33. L3\_MAIN Firewall Instance Summary

| DEBUGSS_CT_TBR_FW         0x4A22 4000         4KiB           DSP1_SDMA_FW         0x4A17 1000         4KiB           DSP2_SDMA_FW         0x4A17 3000         4KiB           DSS_FW         0x4A21 C000         4KiB           EVE1_FW         0x4A15 1000         4KiB           EVE2_FW         0x4A15 3000         4KiB           EVE3_FW         0x4A15 5000         4KiB           EVE4_FW         0x4A15 7000         4KiB           GPMC_FW         0x4A21 0000         4KiB           GPU_FW         0x4A21 4000         4KiB           GPU_FW         0x4A21 4000         4KiB           IPU1_FW         0x4A22 0000         4KiB           IVA_SL2IF_FW         0x4A22 0000         4KiB           IVA_SL2IF_FW         0x4A22 6000         4KiB           OCMC_RAM1_FW         0x4A22 6000         4KiB           OCMC_RAM2_FW         0x4A22 6000         4KiB           OCMC_RAM3_FW         0x4A22 A000         4KiB           MA_MPU_NTTP_FW         0x4A20 000         4KiB           PCIE1_FW         0x4A20 000         4KiB           PCIE1_FW         0x4A20 000         4KiB           PCIE1_FW         0x4A16 5000         4KiB                                                                 | Module Name       | Base Address | Size |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|------|
| DSP2_SDMA_FW         0x4A17 3000         4KiB           DSS_FW         0x4A21 C000         4KiB           EVE1_FW         0x4A15 1000         4KiB           EVE2_FW         0x4A15 3000         4KiB           EVE3_FW         0x4A15 7000         4KiB           EVE4_FW         0x4A15 7000         4KiB           GPMC_FW         0x4A21 0000         4KiB           GPU_FW         0x4A21 4000         4KiB           IPU1_FW         0x4A15 8000         4KiB           IPU1_FW         0x4A22 0000         4KiB           IVA_SL2IF_FW         0x4A21 8000         4KiB           IVA_SL2IF_FW         0x4A21 8000         4KiB           OCMC_RAM1_FW         0x4A22 6000         4KiB           OCMC_RAM1_FW         0x4A20 8000         4KiB           OCMC_RAM2_FW         0x4A20 8000         4KiB           OCMC_RAM3_FW         0x4A20 8000         4KiB           MA_MPU_NTTP_FW         0x4A20 8000         4KiB           MA_MPU_NTTP_FW         0x4A20 8000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           QSPLFW         0x4A17 5000         4KiB           QSPLFW         0x4A16 5000         4KiB                                                                    | DEBUGSS_CT_TBR_FW | 0x4A22 4000  | 4KiB |
| DSS_FW         0x4A21 C000         4KiB           EVE1_FW         0x4A15 1000         4KiB           EVE2_FW         0x4A15 3000         4KiB           EVE3_FW         0x4A15 5000         4KiB           EVE3_FW         0x4A15 5000         4KiB           EVE4_FW         0x4A21 0000         4KiB           GPMC_FW         0x4A21 4000         4KiB           IPU1_FW         0x4A21 4000         4KiB           IPU1_FW         0x4A21 5000         4KiB           IVA_CONFIG_FW         0x4A22 0000         4KiB           IVA_SL2IF_FW         0x4A22 0000         4KiB           U3_INSTR_FW         0x4A22 6000         4KiB           OCMC_RAM1_FW         0x4A21 2000         4KiB           OCMC_RAM2_FW         0x4A20 E000         4KiB           OCMC_RAM3_FW         0x4A20 C000         4KiB           EMIF_OCP_FW         0x4A20 C000         4KiB           MA_MPU_NTTP_FW         0x4A20 A000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           PRUSS1_FW         0x4A16 5000         4KiB           OSPI_FW         0x4A16 5000         4KiB           PPU2_FW         0x4A16 5000         4KiB <t< td=""><td>DSP1_SDMA_FW</td><td>0x4A17 1000</td><td>4KiB</td></t<> | DSP1_SDMA_FW      | 0x4A17 1000  | 4KiB |
| EVE1_FW         0x4A15 1000         4KiB           EVE2_FW         0x4A15 3000         4KiB           EVE3_FW         0x4A15 5000         4KiB           EVE4_FW         0x4A15 7000         4KiB           GPMC_FW         0x4A21 0000         4KiB           GPU_FW         0x4A21 4000         4KiB           IPU1_FW         0x4A15 8000         4KiB           IVA_CONFIG_FW         0x4A22 0000         4KiB           IVA_SL2IF_FW         0x4A22 0000         4KiB           IVA_SL2IF_FW         0x4A21 6000         4KiB           IVA_SL2IF_FW         0x4A22 6000         4KiB           OCMC_RAM1_FW         0x4A22 6000         4KiB           OCMC_RAM2_FW         0x4A20 6000         4KiB           OCMC_RAM3_FW         0x4A20 6000         4KiB           MA_MPU_NTTP_FW         0x4A20 6000         4KiB           MA_MPU_NTTP_FW         0x4A20 6000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           PRUSS1_FW         0x4A17 5000         4KiB           OSPI_FW         0x4A16 5000         4KiB           DMA_TPCC_FW         0x4A16 1000         4KiB           PU2_FW         0x4A16 3000         4KiB                                                           | DSP2_SDMA_FW      | 0x4A17 3000  | 4KiB |
| EVE2_FW         0x4A15 3000         4KiB           EVE3_FW         0x4A15 5000         4KiB           EVE4_FW         0x4A15 7000         4KiB           GPMC_FW         0x4A21 0000         4KiB           GPU_FW         0x4A21 4000         4KiB           IPU1_FW         0x4A21 8000         4KiB           IVA_CONFIG_FW         0x4A22 0000         4KiB           IVA_SL2IF_FW         0x4A21 E000         4KiB           IVA_SL3_FFW         0x4A22 6000         4KiB           OCMC_RAM1_FW         0x4A21 2000         4KiB           OCMC_RAM2_FW         0x4A20 E000         4KiB           OCMC_RAM3_FW         0x4A20 E000         4KiB           EMIF_OCP_FW         0x4A20 A000         4KiB           MA_MPU_NTTP_FW         0x4A20 A000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           QSPI_FW         0x4A16 5000         4KiB           QSPI_FW         0x4A16 5000         4KiB           PPUS_FW         0x4A16 5000         4KiB           PPUS_FW         0x4A16 5000         4KiB           PPUS_FW         0x4A16 5000         4KiB           PPUS_FW         0x4A16 5000         4KiB                                                                         | DSS_FW            | 0x4A21 C000  | 4KiB |
| EVE3_FW         0x4A15 5000         4KiB           EVE4_FW         0x4A15 7000         4KiB           GPMC_FW         0x4A21 0000         4KiB           GPU_FW         0x4A21 4000         4KiB           IPU1_FW         0x4A15 8000         4KiB           IVA_CONFIG_FW         0x4A22 0000         4KiB           IVA_SL2IF_FW         0x4A21 E000         4KiB           U3_INSTR_FW         0x4A22 6000         4KiB           OCMC_RAM1_FW         0x4A22 0000         4KiB           OCMC_RAM2_FW         0x4A20 E000         4KiB           OCMC_RAM3_FW         0x4A20 A000         4KiB           EMIF_OCP_FW         0x4A20 A000         4KiB           MA_MPU_NTTP_FW         0x4A20 A000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           PRUSS1_FW         0x4A17 5000         4KiB           QSP_FW         0x4A16 1000         4KiB           EDMA_TPCC_FW         0x4A16 1000         4KiB           IPUZ_FW         0x4A21 8000         4KiB           PRUSS2_FW         0x4A15 9000         4KiB           PCIESS2_FW         0x4A16 7000         4KiB           MCASP1_FW         0x4A16 7000         4KiB     <                                                      | EVE1_FW           | 0x4A15 1000  | 4KiB |
| EVE4_FW         0x4A15 7000         4KiB           GPMC_FW         0x4A21 0000         4KiB           GPU_FW         0x4A21 4000         4KiB           IPU1_FW         0x4A15 8000         4KiB           IVA_CONFIG_FW         0x4A22 0000         4KiB           IVA_CONFIG_FW         0x4A22 0000         4KiB           VA_SL2IF_FW         0x4A21 E000         4KiB           L3_INSTR_FW         0x4A22 6000         4KiB           OCMC_RAM1_FW         0x4A21 2000         4KiB           OCMC_RAM2_FW         0x4A20 E000         4KiB           OCMC_RAM3_FW         0x4A22 A000         4KiB           EMIF_OCP_FW         0x4A20 A000         4KiB           MA_MPU_NTTP_FW         0x4A20 A000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           QSPI_FW         0x4A17 5000         4KiB           EDMA_TPCC_FW         0x4A16 1000         4KiB           TPTC_FW         0x4A16 3000         4KiB           PRUSS2_FW         0x4A16 3000         4KiB           PCIESS2_FW         0x4A15 9000         4KiB           MCASP1_FW         0x4A16 7000         4KiB                                                                                                           | EVE2_FW           | 0x4A15 3000  | 4KiB |
| GPMC_FW         0x4A21 0000         4KiB           GPU_FW         0x4A21 4000         4KiB           IPU1_FW         0x4A15 8000         4KiB           IVA_CONFIG_FW         0x4A22 0000         4KiB           IVA_SL2IF_FW         0x4A21 E000         4KiB           L3_INSTR_FW         0x4A22 6000         4KiB           OCMC_RAM1_FW         0x4A21 2000         4KiB           OCMC_RAM2_FW         0x4A20 E000         4KiB           OCMC_RAM3_FW         0x4A22 A000         4KiB           EMIF_OCP_FW         0x4A20 C000         4KiB           MA_MPU_NTTP_FW         0x4A20 A000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           QSPI_FW         0x4A17 5000         4KiB           EDMA_TPCC_FW         0x4A16 1000         4KiB           TPTC_FW         0x4A16 3000         4KiB           IPU2_FW         0x4A18 3000         4KiB           PCIESS2_FW         0x4A15 9000         4KiB           BB2D_FW         0x4A16 7000         4KiB           MCASP1_FW         0x4A16 7000         4KiB                                                                                                                                                                     | EVE3_FW           | 0x4A15 5000  | 4KiB |
| GPU_FW         0x4A21 4000         4KiB           IPU1_FW         0x4A15 B000         4KiB           IVA_CONFIG_FW         0x4A22 0000         4KiB           IVA_SL2IF_FW         0x4A21 E000         4KiB           L3_INSTR_FW         0x4A22 6000         4KiB           OCMC_RAM1_FW         0x4A21 2000         4KiB           OCMC_RAM2_FW         0x4A20 E000         4KiB           OCMC_RAM3_FW         0x4A22 A000         4KiB           EMIF_OCP_FW         0x4A20 C000         4KiB           MA_MPU_NTTP_FW         0x4A20 A000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           PRUSS1_FW         0x4A17 5000         4KiB           QSPI_FW         0x4A17 9000         4KiB           EDMA_TPCC_FW         0x4A16 1000         4KiB           TPTC_FW         0x4A16 3000         4KiB           IPU2_FW         0x4A17 7000         4KiB           PCIESS2_FW         0x4A15 9000         4KiB           BB2D_FW         0x4A16 7000         4KiB           MCASP1_FW         0x4A16 7000         4KiB                                                                                                                                                                   | EVE4_FW           | 0x4A15 7000  | 4KiB |
| IPU1_FW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | GPMC_FW           | 0x4A21 0000  | 4KiB |
| IVA_CONFIG_FW         0x4A22 0000         4KiB           IVA_SL2IF_FW         0x4A21 E000         4KiB           L3_INSTR_FW         0x4A22 6000         4KiB           OCMC_RAM1_FW         0x4A21 2000         4KiB           OCMC_RAM2_FW         0x4A20 E000         4KiB           OCMC_RAM3_FW         0x4A22 A000         4KiB           EMIF_OCP_FW         0x4A20 C000         4KiB           MA_MPU_NTTP_FW         0x4A20 A000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           PRUSS1_FW         0x4A17 5000         4KiB           QSPLFW         0x4A17 9000         4KiB           EDMA_TPCC_FW         0x4A16 1000         4KiB           TPTC_FW         0x4A16 3000         4KiB           IPU2_FW         0x4A21 8000         4KiB           PRUSS2_FW         0x4A17 7000         4KiB           PCIESS2_FW         0x4A15 9000         4KiB           MCASP1_FW         0x4A16 7000         4KiB                                                                                                                                                                                                                                                                       | GPU_FW            | 0x4A21 4000  | 4KiB |
| IVA_SL2IF_FW         0x4A21 E000         4KiB           L3_INSTR_FW         0x4A22 6000         4KiB           OCMC_RAM1_FW         0x4A21 2000         4KiB           OCMC_RAM2_FW         0x4A20 E000         4KiB           OCMC_RAM3_FW         0x4A22 A000         4KiB           EMIF_OCP_FW         0x4A20 C000         4KiB           MA_MPU_NTTP_FW         0x4A20 A000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           PRUSS1_FW         0x4A17 5000         4KiB           QSPI_FW         0x4A17 9000         4KiB           EDMA_TPCC_FW         0x4A16 1000         4KiB           TPTC_FW         0x4A16 3000         4KiB           IPU2_FW         0x4A21 8000         4KiB           PCIESS2_FW         0x4A15 9000         4KiB           BCIESS2_FW         0x4A16 7000         4KiB           MCASP1_FW         0x4A16 7000         4KiB                                                                                                                                                                                                                                                                                                                              | IPU1_FW           | 0x4A15 B000  | 4KiB |
| L3_INSTR_FW       0x4A22 6000       4KiB         OCMC_RAM1_FW       0x4A21 2000       4KiB         OCMC_RAM2_FW       0x4A20 E000       4KiB         OCMC_RAM3_FW       0x4A22 A000       4KiB         EMIF_OCP_FW       0x4A20 C000       4KiB         MA_MPU_NTTP_FW       0x4A20 A000       4KiB         PCIE1_FW       0x4A16 5000       4KiB         PRUSS1_FW       0x4A17 5000       4KiB         QSPI_FW       0x4A17 9000       4KiB         EDMA_TPCC_FW       0x4A16 1000       4KiB         TPTC_FW       0x4A16 3000       4KiB         IPU2_FW       0x4A21 8000       4KiB         PRUSS2_FW       0x4A17 7000       4KiB         PCIESS2_FW       0x4A15 9000       4KiB         BB2D_FW       0x4A21 A000       4KiB         MCASP1_FW       0x4A16 7000       4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                  | IVA_CONFIG_FW     | 0x4A22 0000  | 4KiB |
| OCMC_RAM1_FW         0x4A21 2000         4KiB           OCMC_RAM2_FW         0x4A20 E000         4KiB           OCMC_RAM3_FW         0x4A22 A000         4KiB           EMIF_OCP_FW         0x4A20 C000         4KiB           MA_MPU_NTTP_FW         0x4A20 A000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           PRUSS1_FW         0x4A17 5000         4KiB           QSPI_FW         0x4A17 9000         4KiB           EDMA_TPCC_FW         0x4A16 1000         4KiB           TPTC_FW         0x4A16 3000         4KiB           IPU2_FW         0x4A21 8000         4KiB           PRUSS2_FW         0x4A17 7000         4KiB           PCIESS2_FW         0x4A15 9000         4KiB           BB2D_FW         0x4A21 A000         4KiB           MCASP1_FW         0x4A16 7000         4KiB                                                                                                                                                                                                                                                                                                                                                                                           | IVA_SL2IF_FW      | 0x4A21 E000  | 4KiB |
| OCMC_RAM2_FW         0x4A20 E000         4KiB           OCMC_RAM3_FW         0x4A22 A000         4KiB           EMIF_OCP_FW         0x4A20 C000         4KiB           MA_MPU_NTTP_FW         0x4A20 A000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           PRUSS1_FW         0x4A17 5000         4KiB           QSPI_FW         0x4A17 9000         4KiB           EDMA_TPCC_FW         0x4A16 1000         4KiB           TPTC_FW         0x4A16 3000         4KiB           IPU2_FW         0x4A21 8000         4KiB           PRUSS2_FW         0x4A17 7000         4KiB           PCIESS2_FW         0x4A15 9000         4KiB           BB2D_FW         0x4A21 A000         4KiB           MCASP1_FW         0x4A16 7000         4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                   | L3_INSTR_FW       | 0x4A22 6000  | 4KiB |
| OCMC_RAM3_FW         0x4A22 A000         4KiB           EMIF_OCP_FW         0x4A20 C000         4KiB           MA_MPU_NTTP_FW         0x4A20 A000         4KiB           PCIE1_FW         0x4A16 5000         4KiB           PRUSS1_FW         0x4A17 5000         4KiB           QSPI_FW         0x4A17 9000         4KiB           EDMA_TPCC_FW         0x4A16 1000         4KiB           TPTC_FW         0x4A16 3000         4KiB           IPU2_FW         0x4A21 8000         4KiB           PRUSS2_FW         0x4A17 7000         4KiB           PCIESS2_FW         0x4A15 9000         4KiB           BB2D_FW         0x4A21 A000         4KiB           MCASP1_FW         0x4A16 7000         4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | OCMC_RAM1_FW      | 0x4A21 2000  | 4KiB |
| EMIF_OCP_FW       0x4A20 C000       4KiB         MA_MPU_NTTP_FW       0x4A20 A000       4KiB         PCIE1_FW       0x4A16 5000       4KiB         PRUSS1_FW       0x4A17 5000       4KiB         QSPI_FW       0x4A17 9000       4KiB         EDMA_TPCC_FW       0x4A16 1000       4KiB         TPTC_FW       0x4A16 3000       4KiB         IPU2_FW       0x4A21 8000       4KiB         PRUSS2_FW       0x4A17 7000       4KiB         PCIESS2_FW       0x4A15 9000       4KiB         BB2D_FW       0x4A21 A000       4KiB         MCASP1_FW       0x4A16 7000       4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | OCMC_RAM2_FW      | 0x4A20 E000  | 4KiB |
| MA_MPU_NTTP_FW       0x4A20 A000       4KiB         PCIE1_FW       0x4A16 5000       4KiB         PRUSS1_FW       0x4A17 5000       4KiB         QSPI_FW       0x4A17 9000       4KiB         EDMA_TPCC_FW       0x4A16 1000       4KiB         TPTC_FW       0x4A16 3000       4KiB         IPU2_FW       0x4A21 8000       4KiB         PRUSS2_FW       0x4A17 7000       4KiB         PCIESS2_FW       0x4A15 9000       4KiB         BB2D_FW       0x4A21 A000       4KiB         MCASP1_FW       0x4A16 7000       4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | OCMC_RAM3_FW      | 0x4A22 A000  | 4KiB |
| PCIE1_FW       0x4A16 5000       4KiB         PRUSS1_FW       0x4A17 5000       4KiB         QSPI_FW       0x4A17 9000       4KiB         EDMA_TPCC_FW       0x4A16 1000       4KiB         TPTC_FW       0x4A16 3000       4KiB         IPU2_FW       0x4A21 8000       4KiB         PRUSS2_FW       0x4A17 7000       4KiB         PCIESS2_FW       0x4A15 9000       4KiB         BB2D_FW       0x4A21 A000       4KiB         MCASP1_FW       0x4A16 7000       4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | EMIF_OCP_FW       | 0x4A20 C000  | 4KiB |
| PRUSS1_FW       0x4A17 5000       4KiB         QSPI_FW       0x4A17 9000       4KiB         EDMA_TPCC_FW       0x4A16 1000       4KiB         TPTC_FW       0x4A16 3000       4KiB         IPU2_FW       0x4A21 8000       4KiB         PRUSS2_FW       0x4A17 7000       4KiB         PCIESS2_FW       0x4A15 9000       4KiB         BB2D_FW       0x4A21 A000       4KiB         MCASP1_FW       0x4A16 7000       4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MA_MPU_NTTP_FW    | 0x4A20 A000  | 4KiB |
| QSPI_FW       0x4A17 9000       4KiB         EDMA_TPCC_FW       0x4A16 1000       4KiB         TPTC_FW       0x4A16 3000       4KiB         IPU2_FW       0x4A21 8000       4KiB         PRUSS2_FW       0x4A17 7000       4KiB         PCIESS2_FW       0x4A15 9000       4KiB         BB2D_FW       0x4A21 A000       4KiB         MCASP1_FW       0x4A16 7000       4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PCIE1_FW          | 0x4A16 5000  | 4KiB |
| EDMA_TPCC_FW       0x4A16 1000       4KiB         TPTC_FW       0x4A16 3000       4KiB         IPU2_FW       0x4A21 8000       4KiB         PRUSS2_FW       0x4A17 7000       4KiB         PCIESS2_FW       0x4A15 9000       4KiB         BB2D_FW       0x4A21 A000       4KiB         MCASP1_FW       0x4A16 7000       4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | PRUSS1_FW         | 0x4A17 5000  | 4KiB |
| TPTC_FW       0x4A16 3000       4KiB         IPU2_FW       0x4A21 8000       4KiB         PRUSS2_FW       0x4A17 7000       4KiB         PCIESS2_FW       0x4A15 9000       4KiB         BB2D_FW       0x4A21 A000       4KiB         MCASP1_FW       0x4A16 7000       4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | QSPI_FW           | 0x4A17 9000  | 4KiB |
| IPU2_FW       0x4A21 8000       4KiB         PRUSS2_FW       0x4A17 7000       4KiB         PCIESS2_FW       0x4A15 9000       4KiB         BB2D_FW       0x4A21 A000       4KiB         MCASP1_FW       0x4A16 7000       4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | EDMA_TPCC_FW      | 0x4A16 1000  | 4KiB |
| PRUSS2_FW 0x4A17 7000 4KiB  PCIESS2_FW 0x4A15 9000 4KiB  BB2D_FW 0x4A21 A000 4KiB  MCASP1_FW 0x4A16 7000 4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TPTC_FW           | 0x4A16 3000  | 4KiB |
| PCIESS2_FW       0x4A15 9000       4KiB         BB2D_FW       0x4A21 A000       4KiB         MCASP1_FW       0x4A16 7000       4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | IPU2_FW           | 0x4A21 8000  | 4KiB |
| BB2D_FW 0x4A21 A000 4KiB MCASP1_FW 0x4A16 7000 4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PRUSS2_FW         | 0x4A17 7000  | 4KiB |
| MCASP1_FW 0x4A16 7000 4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PCIESS2_FW        | 0x4A15 9000  | 4KiB |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | BB2D_FW           | 0x4A21 A000  | 4KiB |
| MCASP2_FW 0x4A16 9000 4KiB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MCASP1_FW         | 0x4A16 7000  | 4KiB |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MCASP2_FW         | 0x4A16 9000  | 4KiB |



## Table 14-33. L3\_MAIN Firewall Instance Summary (continued)

| Module Name | Base Address | Size |
|-------------|--------------|------|
| MCASP3_FW   | 0x4A16 B000  | 4KiB |
| VCP1_FW     | 0x4A15 D000  | 4KiB |
| VCP2_FW     | 0x4A15 F000  | 4KiB |

# 14.2.5.1.1.1 L3\_MAIN Firewall Registers Summary

# Table 14-34. L3\_MAIN Firewall Registers Mapping Summary

| Register Name                     | Туре | Register<br>Width<br>(Bits) | Address Offset | DEBUGSS_CT_T<br>BR_FW L3_MAIN<br>Physical Address | DSP1_SDMA_F<br>W L3_MAIN<br>Physical<br>Address | DSP2_SDMA_FW<br>L3_MAIN Physical<br>Address |
|-----------------------------------|------|-----------------------------|----------------|---------------------------------------------------|-------------------------------------------------|---------------------------------------------|
| ERROR_LOG_k (1)                   | RW   | 32                          | 0x000+(0x10*k) | 0x4A22 4000 +<br>(0x10*k)                         | 0x4A17 1000 +<br>(0x10*k)                       | 0x4A17 3000 +<br>(0x10*k)                   |
| LOGICAL_ADDR_ERRLOG_k (1)         | RO   | 32                          | 0x004+(0x10*k) | 0x4A22 4004 +<br>(0x10*k)                         | 0x4A17 1004 +<br>(0x10*k)                       | 0x4A17 3004 +<br>(0x10*k)                   |
| REGUPDATE_CONTROL                 | RW   | 32                          | 0x040          | 0x4A22 4040                                       | 0x4A17 1040                                     | 0x4A17 3040                                 |
| START_REGION_i                    | RW   | 32                          | 0x080+(0x10*i) | -                                                 | -                                               | -                                           |
| END_REGION_i                      | RW   | 32                          | 0x084+(0x10*i) | -                                                 | -                                               | -                                           |
| MRM_PERMISSION_REGION_HIG H_j (2) | RW   | 32                          | 0x08C+(0x10*j) | 0x4A22 408C +<br>(0x10*j)                         | 0x4A17 108C +<br>(0x10*j)                       | 0x4A17 308C +<br>(0x10*j)                   |
| MRM_PERMISSION_REGION_LOW _j (2)  | RW   | 32                          | 0x088+(0x10*j) | 0x4A22 4088 +<br>(0x10*j)                         | 0x4A17 1088 +<br>(0x10*j)                       | 0x4A17 3088 +<br>(0x10*j)                   |

k = 0 for DEBUGSS\_CT\_TBR\_FW k = 0 for DSP1\_SDMA\_FW

## Table 14-35. L3\_MAIN Firewall Registers Mapping Summary

| Register Name                                   | Туре | Register<br>Width<br>(Bits) | Address<br>Offset  | DSS_FW<br>L3_MAIN<br>Physical<br>Address | EVE1_FW<br>L3_MAIN<br>Physical<br>Address | EVE2_FW<br>L3_MAIN<br>Physical<br>Address | GPMC_FW<br>L3_MAIN<br>Physical<br>Address |
|-------------------------------------------------|------|-----------------------------|--------------------|------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
| ERROR_LOG_k (1)                                 | RW   | 32                          | 0x000+(0x1<br>0*k) | 0x4A21 C000<br>+ (0x10*k)                | 0x4A15 1000 +<br>(0x10*k)                 | 0x4A15 3000 +<br>(0x10*k)                 | 0x4A21 0000 +<br>(0x10*k)                 |
| LOGICAL_ADDR_ERRLOG_k (1)                       | RO   | 32                          | 0x004+(0x1<br>0*k) | 0x4A21 C004<br>+ (0x10*k)                | 0x4A15 1004 +<br>(0x10*k)                 | 0x4A15 3004 +<br>(0x10*k)                 | 0x4A21 0004 +<br>(0x10*k)                 |
| REGUPDATE_CONTROL                               | RW   | 32                          | 0x040              | 0x4A21 C040                              | 0x4A15 1040                               | 0x4A15 3040                               | 0x4A21 0040                               |
| START_REGION_i (2)                              | RW   | 32                          | 0x080+(0x1<br>0*i) | 0x4A21 C080<br>+ (0x10*i)                | -                                         | -                                         | 0x4A21 0080 +<br>(0x10*i)                 |
| END_REGION_i (2)                                | RW   | 32                          | 0x084+(0x1<br>0*i) | 0x4A21 C084<br>+ (0x10*i)                | -                                         | -                                         | 0x4A21 0084 +<br>(0x10*i)                 |
| MRM_PERMISSION_REGION_H<br>IGH_j <sup>(3)</sup> | RW   | 32                          | 0x08C+(0x1<br>0*j) | 0x4A21 C08C<br>+ (0x10*j)                | 0x4A15 108C<br>+ (0x10*j)                 | 0x4A15 308C+<br>(0x10*j)                  | 0x4A21 008C +<br>(0x10*j)                 |

k = 0 for DSS\_FW

k = 0 for DSP2\_SDMA\_FW

j = 0 for DEBUGSS\_CT\_TBR\_FW

j = 0 for DSP1\_SDMA\_FW

j = 0 for DSP2\_SDMA\_FW

k = 0 for EVE1\_FW

k = 0 for EVE2\_FW

k = 0 for  $GPMC_FW$ 

i = 1 to 7 for DSS\_FW

i = 1 to 7 for GPMC\_FW

j = 0 to 7 for DSS\_FW

j = 0 for EVE1\_FW

j = 0 for EVE2\_FW

j = 0 to 7 for GPMC\_FW



## Table 14-35. L3\_MAIN Firewall Registers Mapping Summary (continued)

| Register Name                       | Туре | Register<br>Width<br>(Bits) | Address<br>Offset  | DSS_FW<br>L3_MAIN<br>Physical<br>Address | EVE1_FW<br>L3_MAIN<br>Physical<br>Address | EVE2_FW<br>L3_MAIN<br>Physical<br>Address | GPMC_FW<br>L3_MAIN<br>Physical<br>Address |
|-------------------------------------|------|-----------------------------|--------------------|------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
| MRM_PERMISSION_REGION_L<br>OW_j (3) | RW   | 32                          | 0x088+(0x1<br>0*j) | 0x4A21 C088<br>+ (0x10*j)                | 0x4A15 1088 +<br>(0x10*j)                 | 0x4A15 3088+<br>(0x10*j)                  | 0x4A21 0088 +<br>(0x10*j)                 |

# Table 14-36. L3\_MAIN Firewall Registers Mapping Summary

| Register Name                        | Туре | Register<br>Width<br>(Bits) | Address<br>Offset  | GPU_FW<br>L3_MAIN<br>Physical<br>Address | EVE3_FW<br>L3_MAIN<br>Physical<br>Address | IPU1_FW<br>L3_MAIN<br>Physical<br>Address | EVE4_FW<br>L3_MAIN Physical<br>Address |
|--------------------------------------|------|-----------------------------|--------------------|------------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------------|
| ERROR_LOG_k (1)                      | RW   | 32                          | 0x000+(0x<br>10*k) | 0x4A21 4000 +<br>(0x10*k)                | 0x4A15 5000 +<br>(0x10*k)                 | 0x4A15 B000 +<br>(0x10*k)                 | 0x4A15 7000 +<br>(0x10*k)              |
| LOGICAL_ADDR_ERRLOG_k (1)            | RO   | 32                          | 0x004+(0x<br>10*k) | 0x4A21 4004 +<br>(0x10*k)                | 0x4A15 5004 +<br>(0x10*k)                 | 0x4A15 B004 +<br>(0x10*k)                 | 0x4A15 7004 +<br>(0x10*k)              |
| REGUPDATE_CONTROL                    | RW   | 32                          | 0x040              | 0x4A21 4040                              | 0x4A15 5040                               | 0x4A15 B040                               | 0x4A15 7040                            |
| START_REGION_i                       | RW   | 32                          | 0x080+(0x<br>10*i) | -                                        | -                                         | 0x4A15 B080 +<br>(0x10*i)                 | -                                      |
| END_REGION_i                         | RW   | 32                          | 0x084+(0x<br>10*i) | -                                        | -                                         | 0x4A15 B084 +<br>(0x10*i)                 | -                                      |
| MRM_PERMISSION_REGION_<br>HIGH_j (2) | RW   | 32                          | 0x08C+(0x<br>10*j) | 0x4A21 408C +<br>(0x10*j)                | 0x4A15 508C<br>+ (0x10*j)                 | 0x4A15 B08C +<br>(0x10*j)                 | 0x4A15 708C +<br>(0x10*j)              |
| MRM_PERMISSION_REGION_L<br>OW_j (2)  | RW   | 32                          | 0x088+(0x<br>10*j) | 0x4A21 4088 +<br>(0x10*j)                | 0x4A15 5088 +<br>(0x10*j)                 | 0x4A15 B088 +<br>(0x10*j)                 | 0x4A15 7088 +<br>(0x10*j)              |

 $<sup>^{(1)}</sup>$  k = 0 for GPU\_FW

## Table 14-37. L3\_MAIN Firewall Registers Mapping Summary

| Register Name                    | Туре | Register<br>Width<br>(Bits) | Address<br>Offset  | IVA_CONFIG_F<br>W L3_MAIN<br>Physical<br>Address | IVA_SL2IF_FW<br>L3_MAIN Physical<br>Address | L3_INSTR_FW<br>L3_MAIN Physical<br>Address |
|----------------------------------|------|-----------------------------|--------------------|--------------------------------------------------|---------------------------------------------|--------------------------------------------|
| ERROR_LOG_k (1)                  | RW   | 32                          | 0x000+(0x1<br>0*k) | 0x4A22 0000 +<br>(0x10*k)                        | 0x4A21 E000 +<br>(0x10*k)                   | 0x4A22 6000 +<br>(0x10*k)                  |
| LOGICAL_ADDR_ERRLOG_k (1)        | RO   | 32                          | 0x004+(0x1<br>0*k) | 0x4A22 0004 +<br>(0x10*k)                        | 0x4A21 E004 +<br>(0x10*k)                   | 0x4A22 6004 +<br>(0x10*k)                  |
| REGUPDATE_CONTROL                | RW   | 32                          | 0x040              | 0x4A22 0040                                      | 0x4A21 E040                                 | 0x4A22 6040                                |
| START_REGION_i (2)               | RW   | 32                          | 0x080+(0x1<br>0*i) | -                                                | 0x4A21 E080 +<br>(0x10*i)                   | -                                          |
| END_REGION_i (2)                 | RW   | 32                          | 0x084+(0x1<br>0*i) | -                                                | 0x4A21 E084 +<br>(0x10*i)                   | -                                          |
| MRM_PERMISSION_REGION_HIGH_j (3) | RW   | 32                          | 0x08C+(0x1<br>0*j) | 0x4A22 008C +<br>(0x10*j)                        | 0x4A21 E08C +<br>(0x10*j)                   | 0x4A22 608C +<br>(0x10*j)                  |

k = 0 for IVA\_CONFIG\_FW

k = 0 for EVE3 FW

k = 0 for IPU1\_FW

k = 0 for EVE4\_FW

j = 0 for GPU\_FW

j = 0 for EVE3\_FW

j = 0 to 3 for IPU1\_FW

j = 0 for EVE4\_FW

k = 0 for IVA\_SL2IF\_FW k = 0 for L3\_INSTR\_FW

 $i = 1 \text{ to } 3 \text{ for IVA\_SL2IF\_FW}$ 

j = 0 for IVA\_CONFIG\_FW
 j = 0 to 3 for IVA\_SL2IF\_FW
 j = 0 for L3\_INSTR\_FW



#### Table 14-37. L3\_MAIN Firewall Registers Mapping Summary (continued)

| Register Name                   | Туре | Register<br>Width<br>(Bits) | Address<br>Offset  | IVA_CONFIG_F<br>W L3_MAIN<br>Physical<br>Address | IVA_SL2IF_FW<br>L3_MAIN Physical<br>Address | L3_INSTR_FW<br>L3_MAIN Physical<br>Address |
|---------------------------------|------|-----------------------------|--------------------|--------------------------------------------------|---------------------------------------------|--------------------------------------------|
| MRM_PERMISSION_REGION_LOW_j (3) | RW   | 32                          | 0x088+(0x1<br>0*j) | 0x4A22 0088 +<br>(0x10*j)                        | 0x4A21 E088 +<br>(0x10*j)                   | 0x4A22 6088 +<br>(0x10*j)                  |

# Table 14-38. L3\_MAIN Firewall Registers Mapping Summary

| Register Name                     | Туре | Register<br>Width<br>(Bits) | Address<br>Offset  | OCMC_RAM1_FW<br>L3_MAIN<br>Physical Address | OCMC_RAM2_FW<br>L3_MAIN<br>Physical Address | OCMC_RAM3_FW<br>L3_MAIN Physical<br>Address |
|-----------------------------------|------|-----------------------------|--------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|
| ERROR_LOG_k (1)                   | RW   | 32                          | 0x000+(0x10*k<br>) | 0x4A21 2000 +<br>(0x10*k)                   | 0x4A20 E000 +<br>(0x10*k)                   | 0x4A22 A000 +<br>(0x10*k)                   |
| LOGICAL_ADDR_ERRLOG_k (1)         | RO   | 32                          | 0x004+(0x10*k<br>) | 0x4A21 2004 +<br>(0x10*k)                   | 0x4A20 E004 +<br>(0x10*k)                   | 0x4A22 A004 +<br>(0x10*k)                   |
| REGUPDATE_CONTROL                 | RW   | 32                          | 0x040              | 0x4A21 2040                                 | 0x4A20 E040                                 | 0x4A22 A040                                 |
| START_REGION_i (2)                | RW   | 32                          | 0x080+(0x10*i<br>) | 0x4A21 2080 +<br>(0x10*i)                   | 0x4A20 E080 +<br>(0x10*i)                   | 0x4A22 A080 +<br>(0x10*i)                   |
| END_REGION_i (2)                  | RW   | 32                          | 0x084+(0x10*i<br>) | 0x4A21 2084 +<br>(0x10*i)                   | 0x4A20 E084 +<br>(0x10*i)                   | 0x4A22 A084 +<br>(0x10*i)                   |
| MRM_PERMISSION_REGION_HIG H_j (3) | RW   | 32                          | 0x08C+(0x10*j<br>) | 0x4A21 208C +<br>(0x10*j)                   | 0x4A20 E08C +<br>(0x10*j)                   | 0x4A22 A08C +<br>(0x10*j)                   |
| MRM_PERMISSION_REGION_LOWj (3)    | RW   | 32                          | 0x088+(0x10*j<br>) | 0x4A21 2088 +<br>(0x10*j)                   | 0x4A20 E088 +<br>(0x10*j)                   | 0x4A22 A088 +<br>(0x10*j)                   |

k = 0 for OCMC\_RAM1\_FW k = 0 for OCMC\_RAM2\_FW k = 0 for OCMC\_RAM3\_FW

Table 14-39. L3\_MAIN Firewall Registers Mapping Summary

| Register Name                     | Туре | Register<br>Width<br>(Bits) | Address<br>Offset  | EMIF_OCP_FW<br>L3_MAIN Physical<br>Address | MA_MPU_NTTP_F<br>W L3_MAIN<br>Physical Address | PCIE1_FW<br>L3_MAIN Physical<br>Address |
|-----------------------------------|------|-----------------------------|--------------------|--------------------------------------------|------------------------------------------------|-----------------------------------------|
| ERROR_LOG_k (1)                   | RW   | 32                          | 0x000+(0x10*k<br>) | 0x4A20 C000 +<br>(0x10*k)                  | 0x4A20 A000 +<br>(0x10*k)                      | 0x4A16 5000 +<br>(0x10*k)               |
| LOGICAL_ADDR_ERRLOG_k (1)         | RO   | 32                          | 0x004+(0x10*k<br>) | 0x4A20 C004 +<br>(0x10*k)                  | 0x4A20 A004 +<br>(0x10*k)                      | 0x4A16 5004 +<br>(0x10*k)               |
| REGUPDATE_CONTROL                 | RW   | 32                          | 0x040              | 0x4A20 C040                                | 0x4A20 A040                                    | 0x4A16 5040                             |
| START_REGION_i (2)                | RW   | 32                          | 0x080+(0x10*i)     | 0x4A20 C080 +<br>(0x10*i)                  | 0x4A20 A080 +<br>(0x10*i)                      | 0x4A16 5080 +<br>(0x10*i)               |
| END_REGION_i (2)                  | RW   | 32                          | 0x084+(0x10*i)     | 0x4A20 C084 +<br>(0x10*i)                  | 0x4A20 A084 +<br>(0x10*i)                      | 0x4A16 5084 +<br>(0x10*i)               |
| MRM_PERMISSION_REGION_HIGH _j (3) | RW   | 32                          | 0x08C+(0x10*j<br>) | 0x4A20 C08C +<br>(0x10*j)                  | 0x4A20 A08C +<br>(0x10*j)                      | 0x4A16 508C +<br>(0x10*j)               |

k = 0 to 1 for EMIF\_OCP\_FW

i =1 to 15 for OCMC\_RAM1\_FW i = 1 to 15 for OCMC\_RAM2\_FW

 $i = 1 \text{ to } 15 \text{ for OCMC}_RAM3_FW$ 

j = 0 to 15 for OCMC\_RAM1\_FW

j = 0 to 15 for OCMC\_RAM2\_FW j = 0 to 15 for OCMC\_RAM3\_FW

k = 0 to 1 for MA\_MPU\_NTTP\_FW

k = 0 for PCIE1\_FW

i= 1 to 7 for EMIF\_OCP\_FW

i = 1 to 7 for MA\_MPU\_NTTP\_FW

i = 1 to 7 for PCIE1\_FW

j = 0 to 7 for EMIF\_OCP\_FW j = 0 to 7 for MA\_MPU\_NTTP\_FW

j = 0 to 7 for PCIE1\_FW



# Table 14-39. L3\_MAIN Firewall Registers Mapping Summary (continued)

| Register Name                    | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | EMIF_OCP_FW<br>L3_MAIN Physical<br>Address | MA_MPU_NTTP_F<br>W L3_MAIN<br>Physical Address | PCIE1_FW<br>L3_MAIN Physical<br>Address |
|----------------------------------|------|-----------------------------|-------------------|--------------------------------------------|------------------------------------------------|-----------------------------------------|
| MRM_PERMISSION_REGION_LOW _j (3) | RW   | 32                          | 0x088+(0x10*j)    | 0x4A20 C088 +<br>(0x10*j)                  | 0x4A20 A088 +<br>(0x10*j)                      | 0x4A16 5088 +<br>(0x10*j)               |

# Table 14-40. L3\_MAIN Firewall Registers Mapping Summary

| Register Name                     | Туре | Register<br>Width<br>(Bits) | Address Offset | PRUSS1_FW<br>L3_MAIN<br>Physical Address | QSPI_FW<br>L3_MAIN<br>Physical Address | EDMA_TPCC_FW<br>L3_MAIN<br>Physical Address |
|-----------------------------------|------|-----------------------------|----------------|------------------------------------------|----------------------------------------|---------------------------------------------|
| ERROR_LOG_k (1)                   | RW   | 32                          | 0x000+(0x10*k) | 0x4A17 5000 +<br>(0x10*k)                | 0x4A17 9000 +<br>(0x10*k)              | 0x4A16 1000 +<br>(0x10*k)                   |
| LOGICAL_ADDR_ERRLOG_k (1)         | RO   | 32                          | 0x004+(0x10*k) | 0x4A17 5004 +<br>(0x10*k)                | 0x4A17 9004 +<br>(0x10*k)              | 0x4A16 1004 +<br>(0x10*k)                   |
| REGUPDATE_CONTROL                 | RW   | 32                          | 0x040          | 0x4A17 5040                              | 0x4A17 9040                            | 0x4A16 1040                                 |
| START_REGION_i                    | RW   | 32                          | 0x080+(0x10*i) | -                                        | -                                      | -                                           |
| END_REGION_i                      | RW   | 32                          | 0x084+(0x10*i) | -                                        | -                                      | -                                           |
| MRM_PERMISSION_REGION_HIG H_j (2) | RW   | 32                          | 0x08C+(0x10*j) | 0x4A17 508C +<br>(0x10*j)                | 0x4A17 908C +<br>(0x10*j)              | 0x4A16 108C +<br>(0x10*j)                   |
| MRM_PERMISSION_REGION_LOWj (2)    | RW   | 32                          | 0x088+(0x10*j) | 0x4A17 5088 +<br>(0x10*j)                | 0x4A17 9088 +<br>(0x10*j)              | 0x4A16 1088 +<br>(0x10*j)                   |

 $<sup>^{(1)}</sup>$  k = 0 for PRUSS1\_FW

# Table 14-41. L3\_MAIN Firewall Registers Mapping Summary

| Register Name                 | Туре | Register<br>Width<br>(Bits) | Address Offset | TPTC_FW<br>L3_MAIN Physical<br>Address | VCP1_FW<br>L3_MAIN Physical<br>Address | VCP2_FW<br>L3_MAIN<br>Physical<br>Address |
|-------------------------------|------|-----------------------------|----------------|----------------------------------------|----------------------------------------|-------------------------------------------|
| ERROR_LOG_k                   | RW   | 32                          | 0x000+(0x10*k) | 0x4A16<br>3000+(0x10*k)                | 0x4A15<br>D000+(0x10*k)                | 0x4A15<br>F000+(0x10*k)                   |
| LOGICAL_ADDR_ERRLOG_k         | RO   | 32                          | 0x004+(0x10*k) | 0x4A16<br>3004+(0x10*k)                | 0x4A15<br>D004+(0x10*k)                | 0x4A15<br>F004+(0x10*k)                   |
| REGUPDATE_CONTROL             | RW   | 32                          | 0x040          | 0x4A16 3040                            | 0x4A15 D040                            | 0x4A15 F040                               |
| START_REGION_i (1)            | RW   | 32                          | 0x080+(0x10*i) | 0x4A16<br>3080+(0x10*i)                | -                                      | -                                         |
| END_REGION_i (1)              | RW   | 32                          | 0x084+(0x10*i) | 0x4A16<br>3084+(0x10*i)                | -                                      | -                                         |
| MRM_PERMISSION_REGION_HIGH _j | RW   | 32                          | 0x08C+(0x10*j) | 0x4A16<br>308C+(0x10*j)                | 0x4A15<br>D08C+(0x10*j)                | 0x4A15<br>F08C+(0x10*j)                   |
| MRM_PERMISSION_REGION_LOWj    | RW   | 32                          | 0x088+(0x10*j) | 0x4A16<br>3088+(0x10*j)                | 0x4A15<br>D088+(0x10*j)                | 0x4A15<br>F088+(0x10*j)                   |

i = 1 for TPTC\_FW

k = 0 for QSPI\_FW

k = 0 for EDMA\_TPCC\_FW

j = 0 for PRUSS1\_FW

j = 0 for QSPI\_FW

j = 0 for EDMA\_TPCC\_FW



# Table 14-42. L3\_MAIN Firewall Registers Mapping Summary

|                                      |      |                              |                    | IPU2 FW                        | PRUSS2 FW                      | PCIESS2 FW                     | BB2D FW                        |
|--------------------------------------|------|------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|
| Register Name                        | Туре | Registe<br>r Width<br>(Bits) | Address<br>Offset  | L3_MAIN<br>Physical<br>Address | L3_MAIN<br>Physical<br>Address | L3_MAIN<br>Physical<br>Address | L3_MAIN<br>Physical<br>Address |
| ERROR_LOG_k (1)                      | RW   | 32                           | 0x000+(0x10*<br>k) | 0x4A21<br>8000+(0x10*k)        | 0x4A17<br>7000+(0x10*k)        | 0x4A15<br>9000+(0x10*k)        | 0x4A21<br>A000+(0x10*k)        |
| LOGICAL_ADDR_ERRLOG_k                | RO   | 32                           | 0x004+(0x10*<br>k) | 0x4A21<br>8004+(0x10*k)        | 0x4A17<br>7004+(0x10*k)        | 0x4A15<br>9004+(0x10*k)        | 0x4A21<br>A004+(0x10*k)        |
| REGUPDATE_CONTROL                    | RW   | 32                           | 0x040              | 0x4A21 8040                    | 0x4A17 7040                    | 0x4A15 9040                    | 0x4A21 A040                    |
| START_REGION_i (2)                   | RW   | 32                           | 0x080+(0x10*<br>i) | 0x4A21<br>8080+(0x10*i)        | -                              | 0x4A15<br>9080+(0x10*i)        | -                              |
| END_REGION_i (2)                     | RW   | 32                           | 0x084+(0x10*<br>i) | 0x4A21<br>8084+(0x10*i)        | -                              | 0x4A15<br>9084+(0x10*i)        | -                              |
| MRM_PERMISSION_REGION_<br>HIGH_j (3) | RW   | 32                           | 0x08C+(0x10<br>*j) | 0x4A21<br>808C+(0x10*j)        | 0x4A17<br>708C+(0x10*j)        | 0x4A15<br>908C+(0x10*i)        | 0x4A21<br>A08C+(0x10*j)        |
| MRM_PERMISSION_REGION_<br>LOW_j (3)  | RW   | 32                           | 0x088+(0x10*<br>j) | 0x4A21<br>8088+(0x10*j)        | 0x4A17<br>7088+(0x10*j)        | 0x4A15<br>9088+(0x10*i)        | 0x4A21<br>A088+(0x10*j)        |

k = 0 for IPU2\_FW

## Table 14-43. L3\_MAIN Firewall Registers Mapping Summary

| Register Name                     | Туре | Register<br>Width<br>(Bits) | Address Offset | MCASP1_FW<br>L3_MAIN Physical<br>Address | MCASP2_FW<br>L3_MAIN Physical<br>Address | MCASP3_FW<br>L3_MAIN Physical<br>Address |
|-----------------------------------|------|-----------------------------|----------------|------------------------------------------|------------------------------------------|------------------------------------------|
| ERROR_LOG_k (1)                   | RW   | 32                          | 0x000+(0x10*k) | 0x4A16<br>7000+(0x10*k)                  | 0x4A16<br>9000+(0x10*k)                  | 0x4A16<br>B000+(0x10*k)                  |
| LOGICAL_ADDR_ERRLOG_k (1)         | RO   | 32                          | 0x004+(0x10*k) | 0x4A16<br>7004+(0x10*k)                  | 0x4A16<br>9004+(0x10*k)                  | 0x4A16<br>B004+(0x10*k)                  |
| REGUPDATE_CONTROL                 | RW   | 32                          | 0x040          | 0x4A16 7040                              | 0x4A16 9040                              | 0x4A16 B040                              |
| START_REGION_i                    | RW   | 32                          | 0x080+(0x10*i) | -                                        | -                                        | -                                        |
| END_REGION_i                      | RW   | 32                          | 0x084+(0x10*i) | -                                        | -                                        | -                                        |
| MRM_PERMISSION_REGION_HIG H_j (2) | RW   | 32                          | 0x08C+(0x10*j) | 0x4A16<br>708C+(0x10*j)                  | 0x4A16<br>908C+(0x10*j)                  | 0x4A16<br>B08C+(0x10*j)                  |
| MRM_PERMISSION_REGION_LO W_j (2)  | RW   | 32                          | 0x088+(0x10*j) | 0x4A16<br>7088+(0x10*j)                  | 0x4A16<br>9088+(0x10*j)                  | 0x4A16<br>B088+(0x10*j)                  |

k = 0 for MCASP1\_FW

k = 0 for PRUSS2\_FW

k = 0 for PCIESS2\_FW

k = 0 for BB2D\_FW

 $i = 1 \text{ to } 3 \text{ for IPU2\_FW}$ 

i = 1 to 7 for PCIESS2\_FW

j = 0 to 3 for IPU2\_FW

j = 0 for PRUSS2\_FW

j = 0 to 7 for PCIESS2\_FW

j = 0 for BB2D\_FW

k = 0 for MCASP2\_FW

k = 0 for MCASP3\_FW

j = 0 for MCASP1\_FW

j = 0 for MCASP2\_FW

j = 0 for MCASP3\_FW



# 14.2.5.1.1.2 L3\_MAIN Firewall Registers Description

**NOTE:** Hardware reset values can be modified by exported values from the control module at reset.

# Table 14-44. ERROR\_LOG\_k

| Address Offset   | 0x0000 0000+(0x10*k) Index               | See Table 14-34 to Table 14-43. |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-34 to Table 14-43. Instance | See Table 14-34 to Table 14-43. |
| Description      | Error log register for port k            |                                 |
| Type             | RW                                       |                                 |

| 3 | 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24 | 23                  | 22       | 21 | 20 | 19                  | 18 | 17 | 16 | 15 | 14                | 13 | 12 | 11 | 10 | 9 | 8 | 7    | 6   | 5   | 4   | 3 | 2 | 1 | 0 |
|---|----|----|----|-----|-----|----|----|----|---------------------|----------|----|----|---------------------|----|----|----|----|-------------------|----|----|----|----|---|---|------|-----|-----|-----|---|---|---|---|
|   |    |    | R  | ESE | RVE | D  |    |    | BLK_BURST_VIOLATION | RESERVED |    |    | REGION_START_ERRLOG |    |    |    |    | REGION_END_ERRLOG |    |    |    |    |   | R | EQII | NFO | _ER | RLO | G |   |   |   |

| Bits  | Field Name          | Description                                                                                                                                                                                                                 | Туре | Reset |
|-------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 31:24 | RESERVED            | Reads return 0s.                                                                                                                                                                                                            | R    | 0x00  |
| 23    | BLK_BURST_VIOLATION | Read 0x1: 2D burst not allowed or exceeding allowed size Write to clear ERROR_LOG_k and LOGICAL_ADDR_ERRLOG_k registers                                                                                                     | RW   | 0     |
| 22    | RESERVED            | Reads return 0s.                                                                                                                                                                                                            | R    | 0     |
| 21:17 | REGION_START_ERRLOG | Read: Wrong access hit this region number Write to clear ERROR_LOG_k and LOGICAL_ADDR_ERRLOG_k registers                                                                                                                    | RW   | 0x00  |
| 16:12 | REGION_END_ERRLOG   | Read: Wrong access hit this region number Write to clear ERROR_LOG_k and LOGICAL_ADDR_ERRLOG_k registers                                                                                                                    | RW   | 0x00  |
| 11:0  | REQINFO_ERRLOG      | Read: Error in reqinfo vector mapped as follows: [11: 8] ConnID [3:0] [7] MCMD [0] [6:4] Reserved [3] MReqDebug [2] Reserved [1] MReqSupervisor [0] MReqType Write to clear ERROR_LOG_k and LOGICAL_ADDR_ERRLOG_k registers | RW   | 0x000 |

# Table 14-45. Register Call Summary for Register ERROR\_LOG\_k

#### L3\_MAIN Interconnect

- L3\_MAIN Firewall Functionality: [0] [1] [2] [3] [4]
- L3\_MAIN Interconnect Error Analysis Mode: [5] [6] [7] [8] [9] [10]
- L3\_MAIN Firewall Registers Summary and Description: [11] [12] [13] [14] [15] [16] [17] [19] [20] [22] [23] [24] [25] [26]



## Table 14-46. LOGICAL\_ADDR\_ERRLOG\_k

Address Offset0x0000 0004+(0x10\*k)IndexSee Table 14-34 to Table 14-43.Physical AddressSee Table 14-34 to Table 14-43.InstanceSee Table 14-34 to Table 14-43.

**Description** Logical Physical Address Error log register for port k

**Type** RO

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 SLVOFS\_LOGICAL

| Bits                 | Field Name     | Description                                                | Туре | Reset   |
|----------------------|----------------|------------------------------------------------------------|------|---------|
| 31 <sup>(1)</sup> :0 | SLVOFS_LOGICAL | Address generated by the Initiator before being translated | R    | 0x00000 |

<sup>(1) \* =</sup> Size of the target

# Table 14-47. Register Call Summary for Register LOGICAL\_ADDR\_ERRLOG\_k

#### L3\_MAIN Interconnect

• L3\_MAIN Firewall Registers Summary and Description: [0] [1] [2] [3] [4] [5] [6] [8] [9] [11] [12] [13] [14] [15]

# Table 14-48. REGUPDATE\_CONTROL

| Address Offset   | 0x0000 0040                              |                                 |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-34 to Table 14-43. Instance | See Table 14-34 to Table 14-43. |
| Description      | Register update control register         |                                 |
| Туре             | RW                                       |                                 |

| 31 | 30 | 29 | 28 | 27 | 26  | 25  | 24 | 23 | 22 | 21 | 20 | 19 | 18            | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8   | 7  | 6 | 5 | 4 | 3 | 2 | 1           | 0        |
|----|----|----|----|----|-----|-----|----|----|----|----|----|----|---------------|----|----|----|----|----|----|----|----|-----|-----|----|---|---|---|---|---|-------------|----------|
|    |    |    |    | R  | ESE | RVE | :D |    |    |    |    |    | EW ADDE SEASE | 5  |    |    |    |    |    |    | R  | ESE | RVE | :D |   |   |   |   |   | FW_LOAD_REQ | BUSY_REQ |

| Bits  | Field Name        | Description                                                                                                                                                                                                       | Туре          | Reset       |
|-------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|
| 31:20 | RESERVED          | Reads return 0s.                                                                                                                                                                                                  | R             | 0x0000 0000 |
| 19:16 | FW_ADDR_SPACE_MSB | Address space size                                                                                                                                                                                                | R             | 0x2         |
| 15:2  | RESERVED          | Reserved                                                                                                                                                                                                          | R             | 0x0000 0000 |
| 1     | FW_LOAD_REQ       | Writing '1' to this bit causes the bit to self-clear and triggers the reload of L3 firewall default values. This bit will subsequently self-set when the reload procedure is complete. Writing '0' has no effect. | RW<br>W1toClr | 0x1         |
| 0     | BUSY_REQ          | Busy request<br>0x0: Allow transactions to reach the slave NIU (resume)<br>0x1: No transaction can reach the slave NIU (suspend)                                                                                  | RW            | 0x0         |

# Table 14-49. Register Call Summary for Register REGUPDATE\_CONTROL

#### L3\_MAIN Interconnect

- L3\_MAIN Firewall Reset: [0] [1] [2] [3] [4] [5] [6] [7] [8] [9]
- L3\_MAIN Firewall Functionality: [10] [11]
- L3\_MAIN Firewall Registers Summary and Description: [12] [13] [14] [15] [16] [17] [18] [20] [21] [23]



# Table 14-50. START\_REGION\_i

| Address Offset   | 0x0000 0080+(0x10*i)                                                                                                                                                                                                                                                                                                                                               | Index    | See Table 14-34 to Table 14-43                                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4A21 C080 + (0x10*i)<br>0x4A21 0080 + (0x10*i)<br>0x4A15 B080 + (0x10*i)<br>0x4A21 E080 + (0x10*i)<br>0x4A21 2080 + (0x10*i)<br>0x4A20 E080 + (0x10*i)<br>0x4A22 A080 + (0x10*i)<br>0x4A20 C080 + (0x10*i)<br>0x4A20 A080 + (0x10*i)<br>0x4A16 5080 + (0x10*i)<br>0x4A16 5080 + (0x10*i)<br>0x4A21 8080+(0x10*i)<br>0x4A21 8080+(0x10*i)<br>0x4A21 8080+(0x10*i) | Instance | DSS_FW GPMC_FW IPU1_FW IVA_SL2IF_FW OCMC_RAM1_FW OCMC_RAM2_FW OCMC_RAM3_FW EMIF_OCP_FW MA_MPU_NTTP_FW PCIE1_FW TPTC_FW IPU2_FW PCIESS2_FW |
| Description      | Start physical address of regi                                                                                                                                                                                                                                                                                                                                     | on i     |                                                                                                                                           |
| Туре             | RW                                                                                                                                                                                                                                                                                                                                                                 |          |                                                                                                                                           |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21  | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|-----|-----|---|---|---|---|
|    |    |    |    |    |    |    |    |    | STA | RT_ | REG | ION |    |    |    |    |    |    |    |    |    |   |   |   | R | ESE | RVE | D |   |   |   |

| Bits  | Field Name   | Description                                                                                                                                                                                                                                                     | Туре | Reset   |
|-------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 31:10 | START_REGION | Physical target start address of firewall region i. The size of this bit field depends on target addressable space, the maximum is [31:10]. See Table 14-52. Each of the LSbits is assumed to be 0.The programmed address is included in the region i boundary. | RW   | 0x00000 |
| 9:0   | RESERVED     | Reads return 0s.                                                                                                                                                                                                                                                | R    | 0x0000  |

# Table 14-51. Register Call Summary for Register START\_REGION\_i

#### L3\_MAIN Interconnect

- L3\_MAIN Firewall Functionality: [0] [1] [2] [3] [4] [5] [6] [7] [8] [9]
- L3\_MAIN Firewall Registers Summary and Description: [10] [11] [12] [13] [14] [15] [16] [18] [19] [21] [22] [23] [24] [25] [26] [27] [28] [29] [30] [31] [32] [33] [34]

# Table 14-52. Size of START\_REGION\_i[] START\_REGION Bit Field

| Firewall       | Bit Field                          |
|----------------|------------------------------------|
| DSS_FW         | START_REGION_i[22:12] START_REGION |
| GPMC_FW        | START_REGION_i[30:12] START_REGION |
| IPU1_FW        | START_REGION_i[22:12] START_REGION |
| IVA_SL2IF_FW   | START_REGION_i[17:12] START_REGION |
| OCMC_RAM1_FW   | START_REGION_i[18:12] START_REGION |
| OCMC_RAM2_FW   | START_REGION_i[19:12] START_REGION |
| OCMC_RAM3_FW   | START_REGION_i[19:12] START_REGION |
| EMIF_OCP_FW    | START_REGION_i[31:10] START_REGION |
| MA_MPU_NTTP_FW | START_REGION_i[31:10] START_REGION |
| PCIE1_FW       | START_REGION_i[27:12] START_REGION |
| TPTC_FW        | START_REGION_i[19:12] START_REGION |
| IPU2_FW        | START_REGION_i[22:12] START_REGION |
| PCIESS2_FW     | START_REGION_i[27:12] START_REGION |



# Table 14-53. END\_REGION\_i

| Address Offset   | 0x0000 0084+(0x10*i)                                                                                                                                                                                                                                                                     | Index      | See Table 14-34 to Table 14-43                                                                                         |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4A21 C084 + (0x10*i)<br>0x4A21 0084 + (0x10*i)<br>0x4A15 B084 + (0x10*i)<br>0x4A21 E084 + (0x10*i)<br>0x4A21 2084 + (0x10*i)<br>0x4A20 E084 + (0x10*i)<br>0x4A20 A084 + (0x10*i)<br>0x4A20 C084 + (0x10*i)<br>0x4A20 A084 + (0x10*i)<br>0x4A16 5084 + (0x10*i)<br>0x4A21 8084+(0x10*i) | Instance   | DSS_FW GPMC_FW IPU1_FW IVA_SL2IF_FW OCMC_RAM1_FW OCMC_RAM2_FW OCMC_RAM3_FW EMIF_OCP_FW MA_MPU_NTTP_FW PCIE1_FW IPU2_FW |
| Description      | 0x4A15 9084+(0x10*i)                                                                                                                                                                                                                                                                     | <b>.</b> : | PCIESS2_FW                                                                                                             |
| Description Type | End physical address of regio                                                                                                                                                                                                                                                            | n i        |                                                                                                                        |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20  | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4 | 3 | 2 | 1                         | 0                         |
|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|---|---|---|---------------------------|---------------------------|
|    |    |    |    |    |    |    |    |    | EN | D_R | EGI | ON |    |    |    |    |    |    |    |    |    |   |   | R | ESE | RVE | D |   |   | END_REGION_i_ENABLE_CORE1 | END_REGION_i_ENABLE_CORE0 |

| Bits  | Field Name                    | Description                                                                                                                                                                                                                                                   | Type | Reset   |
|-------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 31:10 | END_REGION                    | Physical target end address of firewall region i. The size of this bit field depends on target addressable space, the maximum is [31:10]. See Table 14-55. Each of the LSbits is assumed to be 1.The programmed address is included in the region i boundary. | RW   | 0x00000 |
| 9:2   | RESERVED                      | Reads return 0s.                                                                                                                                                                                                                                              | R    | 0x0000  |
| 1     | END_REGION_i_ENABLE_COR<br>E1 | Enable this region for port 1 <sup>(1)</sup> .                                                                                                                                                                                                                | RW   | 0x0     |
| 0     | END_REGION_i_ENABLE_COR<br>E0 | Enable this region for port 0.                                                                                                                                                                                                                                | RW   | 0x0     |

<sup>(1)</sup> Only for multiport firewalls

# Table 14-54. Register Call Summary for Register END\_REGION\_i

#### L3\_MAIN Interconnect

- L3\_MAIN Firewall Functionality: [0] [1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16] [17] [18] [19] [20] [21]
- L3\_MAIN Firewall Registers Summary and Description: [22] [23] [24] [25] [26] [27] [28] [30] [31] [33] [34] [35] [36] [37] [38] [39] [40] [41] [42] [43] [44] [45] [46]

# Table 14-55. Size of END\_REGION\_i[] END\_REGION Bit Field

| Firewall     | Bit Field                      |
|--------------|--------------------------------|
| DSS_FW       | END_REGION_i[22:12] END_REGION |
| GPMC_FW      | END_REGION_i[30:12] END_REGION |
| IPU1_FW      | END_REGION_i[22:12] END_REGION |
| IVA_SL2IF_FW | END_REGION_i[17:12] END_REGION |



# Table 14-55. Size of END\_REGION\_i[] END\_REGION Bit Field (continued)

| Firewall       | Bit Field                        |
|----------------|----------------------------------|
| OCMC_RAM1_FW   | END_REGION_i[18:12] END_REGION   |
| OCMC_RAM2_FW   | END_REGION_i[19:12] END_REGION   |
| OCMC_RAM3_FW   | END_REGION_i[19:12] END_REGION   |
| EMIF_OCP_FW    | END_REGION_i[31:10] END_REGION   |
| MA_MPU_NTTP_FW | END_REGION_i[31:10] END_REGION   |
| PCIE1_FW       | END_REGION_i[27:12] END_REGION   |
| TPTC_FW        | END_REGION_i[19:12] END_REGION   |
| IPU2_FW        | END_REGION_i[22:12] START_REGION |
| PCIESS2_FW     | END_REGION_i[27:12] START_REGION |

# Table 14-56. MRM\_PERMISSION\_REGION\_HIGH\_j

| Address Offset   | 0x0000 008C+(0x10*i)            | Index    | See Table 14-34 to Table 14-43. |
|------------------|---------------------------------|----------|---------------------------------|
| Physical Address | See Table 14-34 to Table 14-43. | Instance | See Table 14-34 to Table 14-43. |
| Description      | Region j Permission High        |          |                                 |
| Туре             | RW                              |          |                                 |

| 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| W15 | R15 | W14 | R14 | W13 | R13 | W12 | R12 | W11 | R11 | W10 | R10 | W9 | R9 | W8 | R8 | W7 | R7 | W6 | R6 | W5 | R5 | W4 | R4 | W3 | R3 | W2 | R2 | W1 | R1 | W0 | RO |

| Bits | Field Name | Description                              | Туре | Reset |
|------|------------|------------------------------------------|------|-------|
| 31   | W15        | Master NIU ConnID = 115 write permission | RW   | 0x1   |
| 30   | R15        | Master NIU ConnID = 115 read permission  | RW   | 0x1   |
| 29   | W14        | Master NIU ConnID = 14 write permission  | RW   | 0x1   |
| 28   | R14        | Master NIU ConnID = 14 read permission   | RW   | 0x1   |
| 27   | W13        | Master NIU ConnID = 13 write permission  | RW   | 0x1   |
| 26   | R13        | Master NIU ConnID = 13 read permission   | RW   | 0x1   |
| 25   | W12        | Master NIU ConnID = 12 write permission  | RW   | 0x1   |
| 24   | R12        | Master NIU ConnID = 12 read permission   | RW   | 0x1   |
| 23   | W11        | Master NIU ConnID = 11 write permission  | RW   | 0x1   |
| 22   | R11        | Master NIU ConnID = 11 read permission   | RW   | 0x1   |
| 21   | W10        | Master NIU ConnID = 10 write permission  | RW   | 0x1   |
| 20   | R10        | Master NIU ConnID = 10 read permission   | RW   | 0x1   |
| 19   | W9         | Master NIU ConnID = 9 write permission   | RW   | 0x1   |
| 18   | R9         | Master NIU ConnID = 9 read permission    | RW   | 0x1   |
| 17   | W8         | Master NIU ConnID = 8 write permission   | RW   | 0x1   |
| 16   | R8         | Master NIU ConnID = 8 read permission    | RW   | 0x1   |
| 15   | W7         | Master NIU ConnID = 7 write permission   | RW   | 0x1   |
| 14   | R7         | Master NIU ConnID = 7 read permission    | RW   | 0x1   |
| 13   | W6         | Master NIU ConnID = 6 write permission   | RW   | 0x1   |
| 12   | R6         | Master NIU ConnID = 6 read permission    | RW   | 0x1   |
| 11   | W5         | Master NIU ConnID = 5 write permission   | RW   | 0x1   |
| 10   | R5         | Master NIU ConnID = 5 read permission    | RW   | 0x1   |
| 9    | W4         | Master NIU ConnID = 4 write permission   | RW   | 0x1   |
| 8    | R4         | Master NIU ConnID = 4 read permission    | RW   | 0x1   |
| 7    | W3         | Master NIU ConnID = 3 write permission   | RW   | 0x1   |
| 6    | R3         | Master NIU ConnID = 3 read permission    | RW   | 0x1   |



| Bits | Field Name | Description                            | Туре | Reset |
|------|------------|----------------------------------------|------|-------|
| 5    | W2         | Master NIU ConnID = 2 write permission | RW   | 0x1   |
| 4    | R2         | Master NIU ConnID = 2 read permission  | RW   | 0x1   |
| 3    | W1         | Master NIU ConnID = 1 write permission | RW   | 0x1   |
| 2    | R1         | Master NIU ConnID = 1 read permission  | RW   | 0x1   |
| 1    | W0         | Master NIU ConnID = 0 write permission | RW   | 0x1   |
| 0    | R0         | Master NIU ConnID = 0 read permission  | RW   | 0x1   |

# Table 14-57. Register Call Summary for Register MRM\_PERMISSION\_REGION\_HIGH\_j

#### L3\_MAIN Interconnect

- L3\_MAIN Firewall Functionality: [0] [1] [2] [3] [4] [5]
- L3\_MAIN Firewall Registers Summary and Description: [6] [7] [8] [9] [10] [11] [12] [14] [15] [17]

# Table 14-58. MRM\_PERMISSION\_REGION\_LOW\_j

| Address Offset   | 0x0000 0088+(0x10*i)            | Index    | See Table 14-34 to Table 14-43. |
|------------------|---------------------------------|----------|---------------------------------|
| Physical Address | See Table 14-34 to Table 14-43. | Instance | See Table 14-34 to Table 14-43. |
| Description      | Region j Permission Low         |          |                                 |
| Type             | RW                              |          |                                 |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15            | 14            | 13       | 12 | 11            | 10           | 9           | 8             | 7            | 6           | 5 | 4 | 3   | 2   | 1 | 0 |
|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|---------------|---------------|----------|----|---------------|--------------|-------------|---------------|--------------|-------------|---|---|-----|-----|---|---|
|    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    | PUB_PRV_DEBUG | PUB_USR_DEBUG | RESERVED | 1  | PUB_PRV_WRITE | PUB_PRV_READ | PUB_PRV_EXE | PUB_USR_WRITE | PUB_USR_READ | PUB_USR_EXE |   | R | ESE | RVE | D |   |

| Bits  | Field Name    | Description                      | Туре | Reset            |
|-------|---------------|----------------------------------|------|------------------|
| 31:16 | RESERVED      | RESERVED                         | R    | See Table 14-60. |
| 15    | PUB_PRV_DEBUG | Public Privilege Debug Allowed   | RW   | See Table 14-60. |
| 14    | PUB_USR_DEBUG | Public User Debug Allowed        | RW   | See Table 14-60. |
| 13:12 | RESERVED      | RESERVED                         | R    | See Table 14-60. |
| 11    | PUB_PRV_WRITE | Public Privilege Write Allowed   | RW   | See Table 14-60. |
| 10    | PUB_PRV_READ  | Public Privilege Read Allowed    | RW   | See Table 14-60. |
| 9     | PUB_PRV_EXE   | Public Privilege Exe Allowed     | RW   | See Table 14-60. |
| 8     | PUB_USR_WRITE | Public User Write Access Allowed | RW   | See Table 14-60. |
| 7     | PUB_USR_READ  | Public User Read Access Allowed  | RW   | See Table 14-60. |
| 6     | PUB_USR_EXE   | Public User Exe Access Allowed   | RW   | See Table 14-60. |
| 5:0   | RESERVED      | RESERVED                         | R    | See Table 14-60. |

# Table 14-59. Register Call Summary for Register MRM\_PERMISSION\_REGION\_LOW\_j

#### L3\_MAIN Interconnect

- L3\_MAIN Firewall Reset: [0] [1]
- L3\_MAIN Firewall Functionality: [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14]
- L3\_MAIN Firewall Registers Summary and Description: [15] [16] [17] [18] [19] [20] [21] [23] [24] [26]



# Table 14-60. Reset Value for MRM\_PERMISSION\_REGION\_LOW\_j

| Region                              | Reset Value |
|-------------------------------------|-------------|
| Region j = 0 (except EMIF firewall) | 0xFFFF0000  |
| Region j = 0 (for EMIF firewall)    | 0xFFFFFFF   |
| Region j 0 (for all firewalls)      | 0xFFFFFFF   |

# 14.2.5.1.2 L3\_MAIN Host Register Summary and Description

**Table 14-61. HOST Instance Summary** 

| Module Name      | Base Address | Size |
|------------------|--------------|------|
| CLK1_HOST_CLK1_1 | 0x4400 0000  | 8MiB |
| CLK1_HOST_CLK1_2 | 0x4480 0000  | 8MiB |
| CLK2_HOST_CLK2_1 | 0x4500 0000  | 8MiB |

# 14.2.5.1.2.1 L3\_MAIN HOST Register Summary

Table 14-62. HOST Registers Summary

| Register Name                         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_HOST_CL<br>K1_1 L3_MAIN<br>Physical<br>Address | CLK1_HOST_CL<br>K1_2 L3_MAIN<br>Physical<br>Address | CLK2_HOST_CLK<br>2_1 L3_MAIN<br>Physical Address |
|---------------------------------------|------|-----------------------------|-------------------|-----------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|
| L3_HOST_STDHOSTHDR_COREREG            | R    | 32                          | 0x0000<br>0000    | 0x4400 0000                                         | 0x4480 0000                                         | 0x4500 0000                                      |
| L3_HOST_STDHOSTHDR_VERSIONREG         | R    | 32                          | 0x0000<br>0004    | 0x4400 0004                                         | 0x4480 0004                                         | 0x4500 0004                                      |
| L3_HOST_STDHOSTHDR_MAINCTLREG         | R    | 32                          | 0x0000<br>8000    | 0x4400 0008                                         | 0x4480 0008                                         | 0x4500 0008                                      |
| L3_HOST_STDERRLOG_SVRTSTDLVL          | RW   | 32                          | 0x0000<br>0040    | 0x4400 0040                                         | 0x4480 0040                                         | 0x4500 0040                                      |
| L3_HOST_STDERRLOG_SVRTCUSTOMLVL       | RW   | 32                          | 0x0000<br>0044    | 0x4400 0044                                         | 0x4480 0044                                         | 0x4500 0044                                      |
| L3_HOST_STDERRLOG_MAIN                | RW   | 32                          | 0x0000<br>0048    | 0x4400 0048                                         | 0x4480 0048                                         | 0x4500 0048                                      |
| L3_HOST_STDERRLOG_HDR                 | R    | 32                          | 0x0000<br>004C    | 0x4400 004C                                         | 0x4480 004C                                         | 0x4500 004C                                      |
| L3_HOST_STDERRLOG_MSTADDR             | R    | 32                          | 0x0000<br>0050    | 0x4400 0050                                         | 0x4480 0050                                         | 0x4500 0050                                      |
| L3_HOST_STDERRLOG_SLVADDR             | R    | 32                          | 0x0000<br>0054    | 0x4400 0054                                         | 0x4480 0054                                         | 0x4500 0054                                      |
| L3_HOST_STDERRLOG_INFO                | R    | 32                          | 0x0000<br>0058    | 0x4400 0058                                         | 0x4480 0058                                         | 0x4500 0058                                      |
| L3_HOST_STDERRLOG_SLVOFSLSB           | R    | 32                          | 0x0000<br>005C    | 0x4400 005C                                         | 0x4480 005C                                         | 0x4500 005C                                      |
| L3_HOST_STDERRLOG_SLVOFSMSB           | R    | 32                          | 0x0000<br>0060    | 0x4400 0060                                         | 0x4480 0060                                         | 0x4500 0060                                      |
| L3_HOST_STDERRLOG_CUSTOMINFO_MS TADDR | R    | 32                          | 0x0000<br>0064    | 0x4400 0064                                         | 0x4480 0064                                         | 0x4500 0064                                      |
| L3_HOST_STDERRLOG_CUSTOMINFO_INF O    | R    | 32                          | 0x0000<br>0068    | 0x4400 0068                                         | 0x4480 0068                                         | 0x4500 0068                                      |
| L3_HOST_STDERRLOG_CUSTOMINFO_W<br>R   | R    | 32                          | 0x0000<br>006C    | 0x4400 006C                                         | 0x4480 006C                                         | 0x4500 006C                                      |
| L3_HOST_STDERRLOG_CUSTOMINFO_AD DR    | R    | 32                          | 0x0000<br>0070    | 0x4400 0070                                         | 0x4480 0070                                         | 0x4500 0070                                      |



# **Table 14-62. HOST Registers Summary (continued)**

| Register Name                        | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_HOST_CL<br>K1_1 L3_MAIN<br>Physical<br>Address | CLK1_HOST_CL<br>K1_2 L3_MAIN<br>Physical<br>Address | CLK2_HOST_CLK<br>2_1 L3_MAIN<br>Physical Address |
|--------------------------------------|------|-----------------------------|-------------------|-----------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|
| L3_HOST_STDERRLOG_CUSTOMINFO_DE CERR | R    | 32                          | 0x0000<br>0074    | 0x4400 0074                                         | 0x4480 0074                                         | 0x4500 0074                                      |

# 14.2.5.1.2.2 L3\_MAIN HOST Register Description

# Table 14-63. L3\_HOST\_STDHOSTHDR\_COREREG

| Address Offset   | See Table 14-62.                          |          |                                                          |
|------------------|-------------------------------------------|----------|----------------------------------------------------------|
| Physical Address | 0x4400 0000<br>0x4480 0000<br>0x4500 0000 | Instance | CLK1_HOST_CLK1_1<br>CLK1_HOST_CLK1_2<br>CLK2_HOST_CLK2_1 |
| Description      |                                           |          |                                                          |
| Туре             | R                                         |          |                                                          |

| 31 | 30 | 29 | 28 | 27  | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 18                       | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8    | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0                             |
|----|----|----|----|-----|-----|----|----|----|----|----|----|-----------------------------|----|----|----|----|----|----|----|----|-----|------|-----|---|---|---|---|---|---|-------------------------------|
|    |    |    | R  | ESE | RVE | ED |    |    |    |    |    | STDHOSTHDR_COREREG_CORECODE |    |    |    |    |    |    |    |    | RES | SER' | VED |   |   |   |   |   |   | STDHOSTHDR_COREREG_VENDORCODE |

| Bits  | Field Name                        | Description                                                                                                                  | Туре | Reset  |
|-------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|--------|
| 31:22 | RESERVED                          |                                                                                                                              | R    | 0x000  |
| 21:16 | STDHOSTHDR_COREREG_CO<br>RECODE   | The Core Code field is a constant reporting a vendor-<br>specific core generator code. Type: Constant. Reset<br>value: 0x1A. | R    | 0x1A   |
| 15:1  | RESERVED                          |                                                                                                                              | R    | 0x0000 |
| 0     | STDHOSTHDR_COREREG_VE<br>NDORCODE | The Vendor Code field is a constant reporting the core generator vendor code. Type: Constant. Reset value: 0x1.              | R    | 1      |
|       |                                   | Read 0x0: Third-party vendor.                                                                                                |      |        |
|       |                                   | Read 0x1:                                                                                                                    |      |        |

# Table 14-64. Register Call Summary for Register L3\_HOST\_STDHOSTHDR\_COREREG

## L3\_MAIN Interconnect



|                  | Table 14-65. L3_H0                        | OST_STDHOSTHDR_VER | SIONREG                                                  |
|------------------|-------------------------------------------|--------------------|----------------------------------------------------------|
| Address Offset   | See Table 14-62.                          |                    |                                                          |
| Physical Address | 0x4400 0004<br>0x4480 0004<br>0x4500 0004 | Instance           | CLK1_HOST_CLK1_1<br>CLK1_HOST_CLK1_2<br>CLK2_HOST_CLK2_1 |
| Description      |                                           |                    |                                                          |
| Туре             | R                                         |                    |                                                          |

| 31 | 3 | 0 2 | 9 | 28                               | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14    | 13   | 12   | 11  | 10  | 9   | 8   | 7    | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|---|-----|---|----------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|------|------|-----|-----|-----|-----|------|-----|-----|---|---|---|---|---|
|    |   |     |   | STOHOSTHOR VERSIONBEG BEVISIONID |    |    |    |    |    |    |    |    |    |    |    |    |    | /ER\$ | AOI8 | NREC | 3_0 | ORE | PAR | AMS | 6СН! | ECK | SUM | ı |   |   |   |   |

| Bits  | Field Name                                   | Description                                                                                                                 | Type | Reset    |
|-------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|----------|
| 31:24 | STDHOSTHDR_VERSIONREG_<br>REVISIONID         | The Revision Identifier field is a constant reporting the core generator revision number. Type: Constant. Reset value: 0x0. | R    | 0x00     |
| 23:0  | STDHOSTHDR_VERSIONREG_<br>COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved.                                                                            | R    | 0x000000 |

# Table 14-66. Register Call Summary for Register L3\_HOST\_STDHOSTHDR\_VERSIONREG

## L3\_MAIN Interconnect



| Phys | sical |      |      |    |    |    |    | See | e Tab | ole 1                | 4- <mark>62</mark> |    |    |    |    |     |      |    |    |    |    |   |   |    |      |     |                      |      |   |   |   |
|------|-------|------|------|----|----|----|----|-----|-------|----------------------|--------------------|----|----|----|----|-----|------|----|----|----|----|---|---|----|------|-----|----------------------|------|---|---|---|
|      | sica  | l Ad | dres | ss |    |    |    | 0x4 | 480   | 3000<br>3000<br>3000 | 3                  |    |    |    |    | Ins | tanc | е  |    |    |    |   |   | CL | <1_H | HOS | T_CL<br>T_CL<br>T_CL | _K1_ | 2 |   |   |
| Desc | cript | tion |      |    |    |    |    |     |       |                      |                    |    |    |    |    |     |      |    |    |    |    |   |   |    |      |     |                      |      |   |   |   |
| Type | 9     |      |      |    |    |    |    | R   |       |                      |                    |    |    |    |    |     |      |    |    |    |    |   |   |    |      |     |                      |      |   |   |   |
| 31 3 | 30    | 20   | 20   | 27 | 26 | 25 | 24 | 23  | 22    | 21                   | 20                 | 10 | 10 | 17 | 16 | 15  | 1/   | 12 | 12 | 11 | 10 | 0 | 8 | 7  | 6    | 5   | 4                    | 3    | 2 | 1 | 0 |

| 3 | 1 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2                         | 1      | 0                                        |
|---|------|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---------------------------|--------|------------------------------------------|
|   |      |    |    |    |    |    |    |    |    |    |    |    | RES | SER | VED |    |    |    |    |    |    |   |   |   |   |   |   |   | STDHOSTHDR_MAINCTLREG_FLT | 01/101 | א ארט ארט ארט ארט ארט ארט ארט ארט ארט אר |

| Bits | Field Name                    | Description                                                                                                                                                                                                                                                                                                                                                                           | Туре | Reset       |
|------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------|
| 31:3 | RESERVED                      |                                                                                                                                                                                                                                                                                                                                                                                       | R    | 0x0000 0000 |
| 2    | STDHOSTHDR_MAINCTLREG_<br>FLT | Asserted when a Fault condition is detected: if the unit includes Error Logging, Fault is asserted when the Fault Control register field indicates a Fault, and de-asserted when FltCnt is reset. If no Error Logging is implemented, this bit becomes unit-dependent. In all cases, Flt bit and Flt pin (service network) have the same logical level. Type: Status. Reset value: X. | R    | 0           |
| 1:0  | RESERVED                      |                                                                                                                                                                                                                                                                                                                                                                                       | R    | 0x0         |

# Table 14-68. Register Call Summary for Register L3\_HOST\_STDHOSTHDR\_MAINCTLREG

# L3\_MAIN Interconnect



| LJ_ | IVIAI | IV II | пен  | JUIII | ieci |    |    |     |     |                      |      |     |     |     |     |     |      |    |     |    |     |    |    |    |      |     |                      |      | ww | w.ti.con               |
|-----|-------|-------|------|-------|------|----|----|-----|-----|----------------------|------|-----|-----|-----|-----|-----|------|----|-----|----|-----|----|----|----|------|-----|----------------------|------|----|------------------------|
|     |       |       |      |       |      |    |    | Tal | ble | 14-                  | 69.  | L3_ | _HC | ST  | _ST | DE  | RR   | LO | G_S | VR | TST | DL | ٧L |    |      |     |                      |      |    |                        |
| Ad  | dres  | s Of  | fset |       |      |    |    | See | Tal | ole 1                | 4-62 |     |     |     |     |     |      |    |     |    |     |    |    |    |      |     |                      |      |    |                        |
| Ph  | ysica | al Ac | ddre | SS    |      |    |    | 0x4 | 480 | 0040<br>0040<br>0040 | )    |     |     |     |     | Ins | tanc | e  |     |    |     |    |    | CL | <1_H | HOS | T_CI<br>T_CI<br>T_CI | _K1_ | 2  |                        |
| De  | scrip | tion  | 1    |       |      |    |    |     |     |                      |      |     |     |     |     |     |      |    |     |    |     |    |    |    |      |     |                      |      |    |                        |
| Ту  | Эе    |       |      |       |      |    |    | RW  |     |                      |      |     |     |     |     |     |      |    |     |    |     |    |    |    |      |     |                      |      |    |                        |
|     |       |       |      |       |      |    |    |     |     |                      |      |     |     |     |     |     |      |    |     |    |     |    |    |    |      |     |                      |      |    |                        |
| 31  | 30    | 29    | 28   | 27    | 26   | 25 | 24 | 23  | 22  | 21                   | 20   | 19  | 18  | 17  | 16  | 15  | 14   | 13 | 12  | 11 | 10  | 9  | 8  | 7  | 6    | 5   | 4                    | 3    | 2  | 1 0                    |
|     |       |       |      |       |      |    |    |     |     |                      |      |     | R   | ESE | RVE | :D  |      |    |     |    |     |    |    |    |      |     |                      |      |    | STDERRLOG_SVRTSTDLVL_0 |

| Bits | Field Name             | Description                                                | Туре | Reset       |
|------|------------------------|------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED               |                                                            | R    | 0x0000 0000 |
| 1:0  | STDERRLOG_SVRTSTDLVL_0 | Severity level parameters Type: Control. Reset value: 0x2. | RW   | 0x2         |
|      |                        | 0x0: Error logging is disabled.                            |      |             |
|      |                        | 0x1: Errors are logged with severity level Error.          |      |             |
|      |                        | 0x2: Errors are logged with severity level Fault.          |      |             |

# Table 14-70. Register Call Summary for Register L3\_HOST\_STDERRLOG\_SVRTSTDLVL

#### L3\_MAIN Interconnect

• L3\_MAIN Host Register Summary and Description: [0]

# Table 14-71. L3\_HOST\_STDERRLOG\_SVRTCUSTOMLVL

| Ad | dres  | s Of  | fset |    |    |    |    | See | Tal | ole 1                | 4-62 |    |    |     |     |     |      |    |    |    |    |   |   |    |      |                      |      |      |   |                          |
|----|-------|-------|------|----|----|----|----|-----|-----|----------------------|------|----|----|-----|-----|-----|------|----|----|----|----|---|---|----|------|----------------------|------|------|---|--------------------------|
| Ph | ysic  | al Ad | ddre | ss |    |    |    | 0x4 | 480 | 0044<br>0044<br>0044 | 4    |    |    |     |     | Ins | tanc | е  |    |    |    |   |   | CL | <1_H | 1081<br>1081<br>1081 | r_cl | _K1_ | 2 |                          |
| De | scrip | otion | ١    |    |    |    |    |     |     |                      |      |    |    |     |     |     |      |    |    |    |    |   |   |    |      |                      |      |      |   |                          |
| Ту | ре    |       |      |    |    |    |    | RW  | 1   |                      |      |    |    |     |     |     |      |    |    |    |    |   |   |    |      |                      |      |      |   |                          |
|    |       |       |      |    |    |    |    |     |     |                      |      |    |    |     |     | I   |      |    |    |    |    |   |   |    |      |                      |      |      |   |                          |
| 31 | 30    | 29    | 28   | 27 | 26 | 25 | 24 | 23  | 22  | 21                   | 20   | 19 | 18 | 17  | 16  | 15  | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6    | 5                    | 4    | 3    | 2 | 1 0                      |
|    |       |       |      |    |    |    |    |     |     |                      |      |    | R  | ESE | RVE | D   |      |    |    |    |    |   |   |    |      |                      |      |      |   | STDERRLOG_SVRTCUSTOMLVL_ |



| Bits | Field Name                 | Description                                                | Туре | Reset       |
|------|----------------------------|------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED                   |                                                            | R    | 0x0000 0000 |
| 1:0  | STDERRLOG_SVRTCUSTOML VL_0 | Severity level parameters Type: Control. Reset value: 0x2. | RW   | 0x2         |
|      |                            | 0x0: Error logging is disabled.                            |      |             |
|      |                            | 0x1: Errors are logged with severity level Error.          |      |             |
|      |                            | 0x2: Errors are logged with severity level Fault.          |      |             |

# Table 14-72. Register Call Summary for Register L3\_HOST\_STDERRLOG\_SVRTCUSTOMLVL

L3\_MAIN Interconnect

• L3\_MAIN Host Register Summary and Description: [0]

# Table 14-73. L3\_HOST\_STDERRLOG\_MAIN

| Address Offset   | See Table 14-62.                          |          |                                                          |
|------------------|-------------------------------------------|----------|----------------------------------------------------------|
| Physical Address | 0x4400 0048<br>0x4480 0048<br>0x4500 0048 | Instance | CLK1_HOST_CLK1_1<br>CLK1_HOST_CLK1_2<br>CLK2_HOST_CLK2_1 |
| Description      |                                           |          |                                                          |
| Type             | RW                                        |          |                                                          |

| 3                     | 1 30 | 0 29 | 28 | 27 | 26  | 25  | 24  | 23 | 22 | 21 | 20 | 19                    | 18                    | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1                      | 0                        |
|-----------------------|------|------|----|----|-----|-----|-----|----|----|----|----|-----------------------|-----------------------|----|----|----|----|----|----|----|-----|-----|----|---|---|---|---|---|---|------------------------|--------------------------|
| STDERRING MAIN CIRING |      |      |    |    | RES | SER | VED |    |    |    |    | STDERRLOG_MAIN_FLTCNT | STDERRLOG_MAIN_ERRCNT |    |    |    |    |    |    | R  | ESE | RVE | :D |   |   |   |   |   |   | STDERRLOG_MAIN_ERRTYPE | STDERRLOG_MAIN_ERRLOGVLD |

| Bits  | Field Name                   | Description                                                                                                                             | Туре | Reset  |
|-------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|--------|
| 31    | STDERRLOG_MAIN_CLRLOG        | Clears "Error Logging Valid" bit when written to 1. Type: Give_AutoCleared. Reset value: 0x0.                                           | RW   | 0      |
| 30:20 | RESERVED                     |                                                                                                                                         | R    | 0x000  |
| 19    | STDERRLOG_MAIN_FLTCNT        | Asserted when at least one error with severity level FAULT is detected. Reset when written to 1. Type: Take. Reset value: 0x0.          | RW   | 0      |
| 18    | STDERRLOG_MAIN_ERRCNT        | Asserted when at least one error with severity level ERROR is detected. Reset when written to 1. Type: Take. Reset value: 0x0.          | RW   | 0      |
| 17:2  | RESERVED                     |                                                                                                                                         | R    | 0x0000 |
| 1     | STDERRLOG_MAIN_ERRTYPE       | Indicates logging type. Type: Status. Reset value: X.                                                                                   | R    | 0      |
|       |                              | Read 0x0: Logged Error format is standard (header and necker recorded).                                                                 |      |        |
|       |                              | Read 0x1: Logged Error format is module dependent.<br>CustomInfo register(s) may be implemented to store<br>additional information.     |      |        |
| 0     | STDERRLOG_MAIN_ERRLOGV<br>LD | Error Logging Valid. Asserted when logging information is valid(indicates that an error has been logged). Type: Status. Reset value: X. | R    | 0      |



# Table 14-74. Register Call Summary for Register L3\_HOST\_STDERRLOG\_MAIN

# L3\_MAIN Interconnect

• L3\_MAIN Host Register Summary and Description: [1]

# Table 14-75. L3\_HOST\_STDERRLOG\_HDR

Address Offset See Table 14-62.

**Physical Address** 0x4400 004C Instance CLK1\_HOST\_CLK1\_1 0x4480 004C CLK1\_HOST\_CLK1\_2 CLK2\_HOST\_CLK2\_1

0x4500 004C

Description

Type R

| 3 | 1  | 30  | 29  | 28 | 27 | 26 | 25  | 24  | 23  | 22   | 21   | 20   | 19 | 18 | 17       | 16       | 15 | 14                         | 13       | 12 | 11                | 10 | 9        | 8 | 7                       | 6           | 5 | 4         | 3 | 2                    | 1             | 0 |
|---|----|-----|-----|----|----|----|-----|-----|-----|------|------|------|----|----|----------|----------|----|----------------------------|----------|----|-------------------|----|----------|---|-------------------------|-------------|---|-----------|---|----------------------|---------------|---|
|   | RI | ΞSE | RVE | D  |    |    | STD | ERR | LOG | S_HC | DR_L | .EN1 |    |    | RESERVED | <b>)</b> |    | STDERBLOG HDB STOBOESWRBSZ | <u>-</u> |    | STDERRLOG_HDR_ERR |    | RESERVED |   | STREEPELOC HOP BESSELIE | ר<br>ה<br>ר |   | NEGEN VED |   | STDERRIOG HDR OPCODE | ,<br><u>,</u> |   |

| Bits  | Field Name                     | Description                                                                                                                 | Type | Reset |
|-------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-------|
| 31:28 | RESERVED                       |                                                                                                                             | R    | 0x00  |
| 27:18 | STDERRLOG_HDR_LEN1             | This field contains the number of payload cell(s) minus one of the logged packet. Type: Status. Reset value: X.             | R    | 0x00  |
| 17:16 | RESERVED                       |                                                                                                                             | R    | 0x0   |
| 15:12 | STDERRLOG_HDR_STOPOFS<br>WRPSZ | StopOfs or WrapSize field of the logged packet (meaning depends on Wrp bit of logged opcode). Type: Status. Reset value: X. | R    | 0x0   |
| 11    | STDERRLOG_HDR_ERR              | Err bit of the logged packet. Type: Status. Reset value: X.                                                                 | R    | 0     |
| 10:8  | RESERVED                       |                                                                                                                             | R    | 0x0   |
| 7:6   | STDERRLOG_HDR_PRESSUR<br>E     | Pressure field of the logged packet. Type: Status. Reset value: X.                                                          | R    | 0     |
| 5:4   | RESERVED                       |                                                                                                                             | R    | 0x0   |
| 3:0   | STDERRLOG_HDR_OPCODE           | Opcode of the logged packet. Type: Status. Reset value: X.                                                                  | R    | 0x0   |

# Table 14-76. Register Call Summary for Register L3\_HOST\_STDERRLOG\_HDR

#### L3\_MAIN Interconnect



## Table 14-77. L3\_HOST\_STDERRLOG\_MSTADDR

Address Offset See Table 14-62.

 Physical Address
 0x4400 0050
 Instance
 CLK1\_HOST\_CLK1\_1

 0x4480 0050
 CLK1\_HOST\_CLK1\_2

 0x4500 0050
 CLK2\_HOST\_CLK2\_1

Description

Type R

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5   | 4    | 3  | 2    | 1   | 0 |
|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---|-----|-----|------|----|------|-----|---|
|    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   | STD | ERF | RLOC | _M | STAI | DDR |   |

| Bits | Field Name        | Description                                                              | Туре | Reset    |
|------|-------------------|--------------------------------------------------------------------------|------|----------|
| 31:8 | RESERVED          |                                                                          | R    | 0x000000 |
| 7:0  | STDERRLOG_MSTADDR | Master Address field of the logged packet. Type: Status. Reset value: X. | R    | 0x00     |

# Table 14-78. Register Call Summary for Register L3\_HOST\_STDERRLOG\_MSTADDR

#### L3\_MAIN Interconnect

• L3\_MAIN Host Register Summary and Description: [0]

# Table 14-79. L3\_HOST\_STDERRLOG\_SLVADDR

Address Offset See Table 14-62.

 Physical Address
 0x4400 0054 0x4480 0054 0x4480 0054
 Instance
 CLK1\_HOST\_CLK1\_1 CLK1\_1 CLK1\_1 CLK2\_1 CLK2\_1

Description

Type R

| ( | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19   | 18  | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5    | 4   | 3  | 2    | 1   | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|----|----|---|---|---|----|------|-----|----|------|-----|---|
|   |    |    |    |    |    |    |    |    |    |    |    | RF. | SFR\ | /FD |    |    |    |    |    |    |    |    |   |   |   | S. | TDFI | RRI | OG | SI V | ADD | R |

| Bits | Field Name        | Description                                                             | Туре | Reset     |
|------|-------------------|-------------------------------------------------------------------------|------|-----------|
| 31:7 | RESERVED          |                                                                         | R    | 0x0000000 |
| 6:0  | STDERRLOG_SLVADDR | Slave Address field of the logged packet. Type: Status. Reset value: X. | R    | 0x00      |

## Table 14-80. Register Call Summary for Register L3\_HOST\_STDERRLOG\_SLVADDR

#### L3 MAIN Interconnect



# Table 14-81. L3\_HOST\_STDERRLOG\_INFO

Address Offset See Table 14-62.

 Physical Address
 0x4400 0058
 Instance
 CLK1\_HOST\_CLK1\_1

 0x4480 0058
 CLK1\_HOST\_CLK1\_2

 0x4500 0058
 CLK2\_HOST\_CLK2\_1

Description

Type R

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3    | 2   | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|-----|-----|------|-----|---|---|
|    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   | S | TDE | RRL | .OG_ | INF | ) |   |

| Bits | Field Name     | Description                                                    | Type | Reset    |
|------|----------------|----------------------------------------------------------------|------|----------|
| 31:8 | RESERVED       |                                                                | R    | 0x000000 |
| 7:0  | STDERRLOG_INFO | Info field of the logged packet. Type: Status. Reset value: X. | R    | 0x00     |

# Table 14-82. Register Call Summary for Register L3\_HOST\_STDERRLOG\_INFO

#### L3\_MAIN Interconnect

• L3\_MAIN Host Register Summary and Description: [0]

# Table 14-83. L3\_HOST\_STDERRLOG\_SLVOFSLSB

| Address Offset   | See Table 14-62.                          |          |                                                          |
|------------------|-------------------------------------------|----------|----------------------------------------------------------|
| Physical Address | 0x4400 005C<br>0x4480 005C<br>0x4500 005C | Instance | CLK1_HOST_CLK1_1<br>CLK1_HOST_CLK1_2<br>CLK2_HOST_CLK2_1 |
| Description      |                                           |          |                                                          |
| Type             | R                                         |          |                                                          |

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17  | 16 | 15  | 14  | 13    | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|-----|-----|-------|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   |    |    |    |    |    |    |    |    |    |    |    |    | ç  | STDE | RRI | OG | SLV | /OF | SI SI | 3  |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name          | Description                                                                                                                 | Туре | Reset       |
|------|---------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-------------|
| 31:0 | STDERRLOG_SLVOFSLSB | LSB of the "slave offset" field, concatenated with "start offset" field of the logged packet. Type: Status. Reset value: X. | R    | 0x0000 0000 |

## Table 14-84. Register Call Summary for Register L3\_HOST\_STDERRLOG\_SLVOFSLSB

## L3\_MAIN Interconnect



|     |    |      |      |      |    |    |    |    | _   |     |                   |      |    |     |     |     |     |      |    |     |     |    |     |    |     |      |     |                      |      |   |   |                     |
|-----|----|------|------|------|----|----|----|----|-----|-----|-------------------|------|----|-----|-----|-----|-----|------|----|-----|-----|----|-----|----|-----|------|-----|----------------------|------|---|---|---------------------|
|     |    |      |      |      |    |    |    |    | Та  | ble | 14                | -85. | L3 | _H( | DST | _S  | ΓDE | RR   | LO | G_S | SLV | OF | SMS | SB |     |      |     |                      |      |   |   |                     |
| Ad  | dr | ess  | Of   | fset |    |    |    |    | See | Tal | ble 1             | 4-62 |    |     |     |     |     |      |    |     |     |    |     |    |     |      |     |                      |      |   |   |                     |
| Phy | ys | ica  | l Ad | ldre | ss |    |    |    | 0x4 | 480 | 006<br>006<br>006 | 0    |    |     |     |     | Ins | tanc | e  |     |     |    |     |    | CLI | <1_H | HOS | T_CI<br>T_CI<br>T_CI | _K1_ | 2 |   |                     |
| De  | sc | ript | tion |      |    |    |    |    |     |     |                   |      |    |     |     |     |     |      |    |     |     |    |     |    |     |      |     |                      |      |   |   |                     |
| Тур | ре |      |      |      |    |    |    |    | R   |     |                   |      |    |     |     |     |     |      |    |     |     |    |     |    |     |      |     |                      |      |   |   |                     |
|     |    |      |      |      |    |    |    |    |     |     |                   |      |    |     |     |     |     |      |    |     |     |    |     |    |     |      |     |                      |      |   |   |                     |
| 31  | 3  | 80   | 29   | 28   | 27 | 26 | 25 | 24 | 23  | 22  | 21                | 20   | 19 | 18  | 17  | 16  | 15  | 14   | 13 | 12  | 11  | 10 | 9   | 8  | 7   | 6    | 5   | 4                    | 3    | 2 | 1 | 0                   |
|     |    |      |      |      |    |    |    |    |     |     |                   |      |    |     | RES | SER | /ED |      |    |     |     |    |     |    |     |      |     |                      |      |   |   | STDERRLOG_SLVOFSMSB |

| Bits | Field Name          | Description                                                                                                                                                                                                              | Type | Reset       |
|------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------|
| 31:1 | RESERVED            |                                                                                                                                                                                                                          | R    | 0x0000 0000 |
| 0    | STDERRLOG_SLVOFSMSB | MSB of the "slave offset" field of the logged packet (according to NTTP packet format, this register field may exceed the actual "slave offset" size. Unused bits are stuck at 0, if any). Type: Status. Reset value: X. | R    | 0           |

# Table 14-86. Register Call Summary for Register L3\_HOST\_STDERRLOG\_SLVOFSMSB

L3\_MAIN Interconnect

• L3\_MAIN Host Register Summary and Description: [0]

# Table 14-87. L3\_HOST\_STDERRLOG\_CUSTOMINFO\_MSTADDR

| Address Offset          | See Table 14-62.                          |                      |                                                          |
|-------------------------|-------------------------------------------|----------------------|----------------------------------------------------------|
| Physical Address        | 0x4400 0064<br>0x4480 0064<br>0x4500 0064 | Instance             | CLK1_HOST_CLK1_1<br>CLK1_HOST_CLK1_2<br>CLK2_HOST_CLK2_1 |
| Description             |                                           |                      |                                                          |
| Туре                    | R                                         |                      |                                                          |
|                         |                                           |                      |                                                          |
| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17                      | 16 15 14 13 12 11 10 | 9 8 7 6 5 4 3 2 1 0                                      |
|                         | RESERVED                                  |                      | STDERRLOG_CUSTOMINFO_MSTADDR                             |



| Bits | Field Name                       | Description                     | Туре | Reset    |
|------|----------------------------------|---------------------------------|------|----------|
| 31:8 | RESERVED                         |                                 | R    | 0x000000 |
| 7:0  | STDERRLOG_CUSTOMINFO_N<br>STADDR | M Type: Status. Reset value: X. | R    | 0x00     |

# Table 14-88. Register Call Summary for Register L3\_HOST\_STDERRLOG\_CUSTOMINFO\_MSTADDR

#### L3\_MAIN Interconnect

• L3\_MAIN Host Register Summary and Description: [0]

# Table 14-89. L3\_HOST\_STDERRLOG\_CUSTOMINFO\_INFO

| Address Offset   | See Table 14-62.                          |          |                                                          |
|------------------|-------------------------------------------|----------|----------------------------------------------------------|
| Physical Address | 0x4400 0068<br>0x4480 0068<br>0x4500 0068 | Instance | CLK1_HOST_CLK1_1<br>CLK1_HOST_CLK1_2<br>CLK2_HOST_CLK2_1 |
| Description      |                                           |          |                                                          |
| Туре             | R                                         |          |                                                          |

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4                          | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|----------------------------|---|---|---|---|
|   |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   |   |   | I OSINIMOTSI O OO ISBBELLI |   |   |   |   |

| Bits | Field Name                    | Description                   | Туре | Reset    |
|------|-------------------------------|-------------------------------|------|----------|
| 31:8 | RESERVED                      |                               | R    | 0x000000 |
| 7:0  | STDERRLOG_CUSTOMINFO_I<br>NFO | Type: Status. Reset value: X. | R    | 0x00     |

# Table 14-90. Register Call Summary for Register L3\_HOST\_STDERRLOG\_CUSTOMINFO\_INFO

#### L3\_MAIN Interconnect



Type

www.ti.com L3\_MAIN Interconnect

## Table 14-91. L3\_HOST\_STDERRLOG\_CUSTOMINFO\_WR



| Bits | Field Name                  | Description                   | Туре | Reset       |
|------|-----------------------------|-------------------------------|------|-------------|
| 31:1 | RESERVED                    |                               | R    | 0x0000 0000 |
| 0    | STDERRLOG_CUSTOMINFO_<br>WR | Type: Status. Reset value: X. | R    | 0           |

## Table 14-92. Register Call Summary for Register L3\_HOST\_STDERRLOG\_CUSTOMINFO\_WR

L3\_MAIN Interconnect

L3\_MAIN Host Register Summary and Description: [0]

R

# Table 14-93. L3\_HOST\_STDERRLOG\_CUSTOMINFO\_ADDR

 Address Offset
 See Table 14-62.

 Physical Address
 0x4400 0070 0x4480 0070 0x4480 0070 0x4500 0070
 Instance
 CLK1\_HOST\_CLK1\_1 CLK1\_2 CLK1\_2 CLK2\_HOST\_CLK2\_1

 Description
 Type
 R

| 31 | 30 | 29 | 28 | 27  | 26   | 25  | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13   | 12  | 11  | 10  | 9   | 8   | 7    | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|-----|------|-----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|-----|-----|-----|-----|------|----|---|---|---|---|---|---|
|    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    |    |    |    |    | STI | DERI | RLO | G C | UST | ОМІ | NFO | ) AD | DR |   |   |   |   |   |   |

| Bits  | Field Name                    | Description                   | Туре | Reset    |
|-------|-------------------------------|-------------------------------|------|----------|
| 31:21 | RESERVED                      |                               | R    | 0x000    |
| 20:0  | STDERRLOG_CUSTOMINFO_A<br>DDR | Type: Status. Reset value: X. | R    | 0x000000 |

# Table 14-94. Register Call Summary for Register L3\_HOST\_STDERRLOG\_CUSTOMINFO\_ADDR

L3\_MAIN Interconnect



## Table 14-95. L3\_HOST\_STDERRLOG\_CUSTOMINFO\_DECERR

 Address Offset
 See Table 14-62.

 Physical Address
 0x4400 0074 0x4480 0074 0x4500 0074
 Instance CLK1\_HOST\_CLK1\_1 CLK1\_2 CLK1\_HOST\_CLK1\_2

 Description
 CLK2\_HOST\_CLK2\_1



| Bits | Field Name                      | Description                   | Туре | Reset       |
|------|---------------------------------|-------------------------------|------|-------------|
| 31:1 | RESERVED                        |                               | R    | 0x0000 0000 |
| 0    | STDERRLOG_CUSTOMINFO_D<br>ECERR | Type: Status. Reset value: X. | R    | 0           |

## Table 14-96. Register Call Summary for Register L3\_HOST\_STDERRLOG\_CUSTOMINFO\_DECERR

L3\_MAIN Interconnect

• L3\_MAIN Host Register Summary and Description: [0]

## 14.2.5.1.3 L3\_MAIN TARG Register Summary and Description

NOTE: ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of

devices.

# Table 14-97. L3\_MAIN TARG Instance Summary

| Module Name    | Base Address | Size |
|----------------|--------------|------|
| GPMC_TARG      | 0x4400 0100  | 4KiB |
| DMM_P1_TARG    | 0x4400 0200  | 4KiB |
| DSP1_SDMA_TARG | 0x4400 0300  | 4KiB |
| L4_CFG_TARG    | 0x4400 0500  | 4KiB |
| DSP2_SDMA_TARG | 0x4400 0600  | 4KiB |
| VCP1_TARG      | 0x4400 0700  | 4KiB |
| VCP2_TARG      | 0x4400 0800  | 4KiB |
| BB2D_TARG      | 0x4400 0900  | 4KiB |
| IPU2_TARG      | 0x4400 1100  | 4KiB |
| PRUSS2_TARG    | 0x4400 1500  | 4KiB |
| MCASP1_TARG    | 0x4400 2F00  | 4KiB |



Table 14-97. L3\_MAIN TARG Instance Summary (continued)

| Module Name         | Base Address | Size |
|---------------------|--------------|------|
| MCASP2_TARG         | 0x4400 3000  | 4KiB |
| MCASP3_TARG         | 0x4400 3100  | 4KiB |
| PCIE2_TARG          | 0x4400 3800  | 4KiB |
| EVE1_TARG           | 0x4400 0A00  | 4KiB |
| EVE2_TARG           | 0x4400 0B00  | 4KiB |
| EVE3_TARG           | 0x4400 0C00  | 4KiB |
| EVE4_TARG           | 0x4400 0D00  | 4KiB |
| L4_PER3_P3_TARG     | 0x4400 0E00  | 4KiB |
| OCMC_RAM1_TARG      | 0x4400 0F00  | 4KiB |
| IPU1_TARG           | 0x4400 1000  | 4KiB |
| GPU_TARG            | 0x4400 1200  | 4KiB |
| DMM_P2_TARG         | 0x4400 1300  | 4KiB |
| PRUSS1_TARG         | 0x4400 1400  | 4KiB |
| IVA_CONFIG_TARG     | 0x4400 1600  | 4KiB |
| OCMC_RAM2_TARG      | 0x4400 1700  | 4KiB |
| IVA_SL2IF_TARG      | 0x4400 1800  | 4KiB |
| OCMC_RAM3_TARG      | 0x4400 1900  | 4KiB |
| L4_PER1_P1_TARG     | 0x4400 1C00  | 4KiB |
| L4_WKUP_TARG        | 0x4400 1D00  | 4KiB |
| L4_PER1_P2_TARG     | 0x4400 1F00  | 4KiB |
| TPCC_TARG           | 0x4400 2000  | 4KiB |
| L4_PER1_P3_TARG     | 0x4400 2100  | 4KiB |
| MMU1_TARG           | 0x4400 2200  | 4KiB |
| L4_PER2_P1_TARG     | 0x4400 2300  | 4KiB |
| L4_PER2_P2_TARG     | 0x4400 2400  | 4KiB |
| L4_PER2_P3_TARG     | 0x4400 2500  | 4KiB |
| L4_PER3_P1_TARG     | 0x4400 2600  | 4KiB |
| L4_PER3_P2_TARG     | 0x4400 2700  | 4KiB |
| MMU2_TARG           | 0x4400 2800  | 4KiB |
| DSS_TARG            | 0x4400 2900  | 4KiB |
| TPTC2_TARG          | 0x4400 2B00  | 4KiB |
| TPTC1_TARG          | 0x4400 2E00  | 4KiB |
| PCIE1_TARG          | 0x4400 3700  | 4KiB |
| QSPI_TARG           | 0x4400 3900  | 4KiB |
| L3_INSTR            | 0x4500 0100  | 4KiB |
| DEBUGSS_CT_TBR_TARG | 0x4500 0300  | 4KiB |



# 14.2.5.1.3.1 L3\_MAIN TARG Register Summary

# Table 14-98. L3\_MAIN TARG Register Summary

| Register Name                        | Туре | Register<br>Width (Bits) | Address<br>Offset | GPMC_TARG<br>L3_MAIN Physical<br>Address | DMM_P1_TARG<br>L3_MAIN Physical<br>Address | DSP1_SDMA_TARG<br>L3_MAIN Physical<br>Address |
|--------------------------------------|------|--------------------------|-------------------|------------------------------------------|--------------------------------------------|-----------------------------------------------|
| L3_TARG_STDHOSTHDR_COREREG           | R    | 32                       | 0x0000 0000       | 0x4400 0100                              | 0x4400 0200                                | 0x4400 0300                                   |
| L3_TARG_STDHOSTHDR_VERSIONREG        | R    | 32                       | 0x0000 0004       | 0x4400 0104                              | 0x4400 0204                                | 0x4400 0304                                   |
| L3_TARG_STDHOSTHDR_MAINCTLREG        | RW   | 32                       | 8000 0000x0       | 0x4400 0108                              | 0x4400 0208                                | 0x4400 0308                                   |
| L3_TARG_STDHOSTHDR_NTTPADDR_0        | R    | 32                       | 0x0000 0010       | 0x4400 0110                              | 0x4400 0210                                | 0x4400 0310                                   |
| L3_TARG_STDERRLOG_SVRTSTDLVL         | RW   | 32                       | 0x0000 0040       | 0x4400 0140                              | 0x4400 0240                                | 0x4400 0340                                   |
| L3_TARG_STDERRLOG_SVRTCUSTOMLVL      | RW   | 32                       | 0x0000 0044       | 0x4400 0144                              | 0x4400 0244                                | 0x4400 0344                                   |
| L3_TARG_STDERRLOG_MAIN               | RW   | 32                       | 0x0000 0048       | 0x4400 0148                              | 0x4400 0248                                | 0x4400 0348                                   |
| L3_TARG_STDERRLOG_HDR                | R    | 32                       | 0x0000 004C       | 0x4400 014C                              | 0x4400 024C                                | 0x4400 034C                                   |
| L3_TARG_STDERRLOG_MSTADDR            | R    | 32                       | 0x0000 0050       | 0x4400 0150                              | 0x4400 0250                                | 0x4400 0350                                   |
| L3_TARG_STDERRLOG_SLVADDR            | R    | 32                       | 0x0000 0054       | 0x4400 0154                              | 0x4400 0254                                | 0x4400 0354                                   |
| L3_TARG_STDERRLOG_INFO               | R    | 32                       | 0x0000 0058       | 0x4400 0158                              | 0x4400 0258                                | 0x4400 0358                                   |
| L3_TARG_STDERRLOG_SLVOFSLSB          | R    | 32                       | 0x0000 005C       | 0x4400 015C                              | 0x4400 025C                                | 0x4400 035C                                   |
| L3_TARG_STDERRLOG_SLVOFSMSB          | R    | 32                       | 0x0000 0060       | 0x4400 0160                              | 0x4400 0260                                | 0x4400 0360                                   |
| L3_TARG_STDERRLOG_CUSTOMINFO_INFO    | R    | 32                       | 0x0000 0064       | 0x4400 0164                              | 0x4400 0264                                | 0x4400 0364                                   |
| L3_TARG_STDERRLOG_CUSTOMINFO_MSTADDR | R    | 32                       | 0x0000 0068       | 0x4400 0168                              | 0x4400 0268                                | 0x4400 0368                                   |
| L3_TARG_STDERRLOG_CUSTOMINFO_OPCODE  | R    | 32                       | 0x0000 006C       | 0x4400 016C                              | 0x4400 026C                                | 0x4400 036C                                   |
| L3_TARG_ADDRSPACESIZELOG             | RW   | 32                       | 0x0000 0080       | 0x4400 0180                              | 0x4400 0280                                | 0x4400 0380                                   |

# Table 14-99. L3\_MAIN TARG Register Summary

| Register Name                   | Туре | Register Width<br>(Bits) | Address<br>Offset | L4_CFG_TARG<br>L3_MAIN Physical<br>Address | DSP2_SDMA_TARG<br>L3_MAIN Physical<br>Address |
|---------------------------------|------|--------------------------|-------------------|--------------------------------------------|-----------------------------------------------|
| L3_TARG_STDHOSTHDR_COREREG      | R    | 32                       | 0x0000 0000       | 0x4400 0500                                | 0x4400 0600                                   |
| L3_TARG_STDHOSTHDR_VERSIONREG   | R    | 32                       | 0x0000 0004       | 0x4400 0504                                | 0x4400 0604                                   |
| L3_TARG_STDHOSTHDR_MAINCTLREG   | RW   | 32                       | 0x0000 0008       | 0x4400 0508                                | 0x4400 0608                                   |
| L3_TARG_STDHOSTHDR_NTTPADDR_0   | R    | 32                       | 0x0000 0010       | 0x4400 0510                                | 0x4400 0610                                   |
| L3_TARG_STDERRLOG_SVRTSTDLVL    | RW   | 32                       | 0x0000 0040       | 0x4400 0540                                | 0x4400 0640                                   |
| L3_TARG_STDERRLOG_SVRTCUSTOMLVL | RW   | 32                       | 0x0000 0044       | 0x4400 0544                                | 0x4400 0644                                   |
| L3_TARG_STDERRLOG_MAIN          | RW   | 32                       | 0x0000 0048       | 0x4400 0548                                | 0x4400 0648                                   |
| L3_TARG_STDERRLOG_HDR           | R    | 32                       | 0x0000 004C       | 0x4400 054C                                | 0x4400 064C                                   |
| L3_TARG_STDERRLOG_MSTADDR       | R    | 32                       | 0x0000 0050       | 0x4400 0550                                | 0x4400 0650                                   |



www.ti.com

# Table 14-99. L3\_MAIN TARG Register Summary (continued)

| Register Name                        | Туре | Register Width<br>(Bits) | Address<br>Offset | L4_CFG_TARG<br>L3_MAIN Physical<br>Address | DSP2_SDMA_TARG<br>L3_MAIN Physical<br>Address |
|--------------------------------------|------|--------------------------|-------------------|--------------------------------------------|-----------------------------------------------|
| L3_TARG_STDERRLOG_SLVADDR            | R    | 32                       | 0x0000 0054       | 0x4400 0554                                | 0x4400 0654                                   |
| L3_TARG_STDERRLOG_INFO               | R    | 32                       | 0x0000 0058       | 0x4400 0558                                | 0x4400 0658                                   |
| L3_TARG_STDERRLOG_SLVOFSLSB          | R    | 32                       | 0x0000 005C       | 0x4400 055C                                | 0x4400 065C                                   |
| L3_TARG_STDERRLOG_SLVOFSMSB          | R    | 32                       | 0x0000 0060       | 0x4400 0560                                | 0x4400 0660                                   |
| L3_TARG_STDERRLOG_CUSTOMINFO_INFO    | R    | 32                       | 0x0000 0064       | 0x4400 0564                                | 0x4400 0664                                   |
| L3_TARG_STDERRLOG_CUSTOMINFO_MSTADDR | R    | 32                       | 0x0000 0068       | 0x4400 0568                                | 0x4400 0668                                   |
| L3_TARG_STDERRLOG_CUSTOMINFO_OPCODE  | R    | 32                       | 0x0000 006C       | 0x4400 056C                                | 0x4400 066C                                   |
| L3_TARG_ADDRSPACESIZELOG             | RW   | 32                       | 0x0000 0080       | 0x4400 0580                                | 0x4400 0680                                   |

# Table 14-100. L3\_MAIN TARG Register Summary

| Register Name                        | Туре | Register Width (Bits) | Address Offset | VCP1_TARG L3_MAIN<br>Physical Address | VCP2_TARG L3_MAIN<br>Physical Address |
|--------------------------------------|------|-----------------------|----------------|---------------------------------------|---------------------------------------|
| L3_TARG_STDHOSTHDR_COREREG           | R    | 32                    | 0x0000 0000    | 0x4400 0700                           | 0x4400 0800                           |
| L3_TARG_STDHOSTHDR_VERSIONREG        | R    | 32                    | 0x0000 0004    | 0x4400 0704                           | 0x4400 0804                           |
| L3_TARG_STDHOSTHDR_MAINCTLREG        | RW   | 32                    | 0x0000 0008    | 0x4400 0708                           | 0x4400 0808                           |
| L3_TARG_STDHOSTHDR_NTTPADDR_0        | R    | 32                    | 0x0000 0010    | 0x4400 0710                           | 0x4400 0810                           |
| L3_TARG_STDERRLOG_SVRTSTDLVL         | RW   | 32                    | 0x0000 0040    | 0x4400 0740                           | 0x4400 0840                           |
| L3_TARG_STDERRLOG_SVRTCUSTOMLVL      | RW   | 32                    | 0x0000 0044    | 0x4400 0744                           | 0x4400 0844                           |
| L3_TARG_STDERRLOG_MAIN               | RW   | 32                    | 0x0000 0048    | 0x4400 0748                           | 0x4400 0848                           |
| L3_TARG_STDERRLOG_HDR                | R    | 32                    | 0x0000 004C    | 0x4400 074C                           | 0x4400 084C                           |
| L3_TARG_STDERRLOG_MSTADDR            | R    | 32                    | 0x0000 0050    | 0x4400 0750                           | 0x4400 0850                           |
| L3_TARG_STDERRLOG_SLVADDR            | R    | 32                    | 0x0000 0054    | 0x4400 0754                           | 0x4400 0854                           |
| L3_TARG_STDERRLOG_INFO               | R    | 32                    | 0x0000 0058    | 0x4400 0758                           | 0x4400 0858                           |
| L3_TARG_STDERRLOG_SLVOFSLSB          | R    | 32                    | 0x0000 005C    | 0x4400 075C                           | 0x4400 085C                           |
| L3_TARG_STDERRLOG_SLVOFSMSB          | R    | 32                    | 0x0000 0060    | 0x4400 0760                           | 0x4400 0860                           |
| L3_TARG_STDERRLOG_CUSTOMINFO_INFO    | R    | 32                    | 0x0000 0064    | 0x4400 0764                           | 0x4400 0864                           |
| L3_TARG_STDERRLOG_CUSTOMINFO_MSTADDR | R    | 32                    | 0x0000 0068    | 0x4400 0768                           | 0x4400 0868                           |
| L3_TARG_STDERRLOG_CUSTOMINFO_OPCODE  | R    | 32                    | 0x0000 006C    | 0x4400 076C                           | 0x4400 086C                           |
| L3_TARG_ADDRSPACESIZELOG             | RW   | 32                    | 0x0000 0080    | 0x4400 0780                           | 0x4400 0880                           |



# Table 14-101. L3\_MAIN TARG Register Summary

| Register Name                        | Туре | Register Width<br>(Bits) | Address<br>Offset | BB2D_TARG<br>L3_MAIN Physical<br>Address | IPU2_TARG L3_MAIN<br>Physical Address | PRUSS2_TARG<br>L3_MAIN Physical<br>Address |
|--------------------------------------|------|--------------------------|-------------------|------------------------------------------|---------------------------------------|--------------------------------------------|
| L3_TARG_STDHOSTHDR_COREREG           | R    | 32                       | 0x0000 0000       | 0x4400 0900                              | 0x4400 1100                           | 0x4400 1500                                |
| L3_TARG_STDHOSTHDR_VERSIONREG        | R    | 32                       | 0x0000 0004       | 0x4400 0904                              | 0x4400 1104                           | 0x4400 1504                                |
| L3_TARG_STDHOSTHDR_MAINCTLREG        | RW   | 32                       | 0x0000 0008       | 0x4400 0908                              | 0x4400 1108                           | 0x4400 1508                                |
| L3_TARG_STDHOSTHDR_NTTPADDR_0        | R    | 32                       | 0x0000 0010       | 0x4400 0910                              | 0x4400 1110                           | 0x4400 1510                                |
| L3_TARG_STDERRLOG_SVRTSTDLVL         | RW   | 32                       | 0x0000 0040       | 0x4400 0940                              | 0x4400 1140                           | 0x4400 1540                                |
| L3_TARG_STDERRLOG_SVRTCUSTOMLVL      | RW   | 32                       | 0x0000 0044       | 0x4400 0944                              | 0x4400 1144                           | 0x4400 1544                                |
| L3_TARG_STDERRLOG_MAIN               | RW   | 32                       | 0x0000 0048       | 0x4400 0948                              | 0x4400 1148                           | 0x4400 1548                                |
| L3_TARG_STDERRLOG_HDR                | R    | 32                       | 0x0000 004C       | 0x4400 094C                              | 0x4400 114C                           | 0x4400 154C                                |
| L3_TARG_STDERRLOG_MSTADDR            | R    | 32                       | 0x0000 0050       | 0x4400 0950                              | 0x4400 1150                           | 0x4400 1550                                |
| L3_TARG_STDERRLOG_SLVADDR            | R    | 32                       | 0x0000 0054       | 0x4400 0954                              | 0x4400 1154                           | 0x4400 1554                                |
| L3_TARG_STDERRLOG_INFO               | R    | 32                       | 0x0000 0058       | 0x4400 0958                              | 0x4400 1158                           | 0x4400 1558                                |
| L3_TARG_STDERRLOG_SLVOFSLSB          | R    | 32                       | 0x0000 005C       | 0x4400 095C                              | 0x4400 115C                           | 0x4400 155C                                |
| L3_TARG_STDERRLOG_SLVOFSMSB          | R    | 32                       | 0x0000 0060       | 0x4400 0960                              | 0x4400 1160                           | 0x4400 1560                                |
| L3_TARG_STDERRLOG_CUSTOMINFO_INFO    | R    | 32                       | 0x0000 0064       | 0x4400 0964                              | 0x4400 1164                           | 0x4400 1564                                |
| L3_TARG_STDERRLOG_CUSTOMINFO_MSTADDR | R    | 32                       | 0x0000 0068       | 0x4400 0968                              | 0x4400 1168                           | 0x4400 1568                                |
| L3_TARG_STDERRLOG_CUSTOMINFO_OPCODE  | R    | 32                       | 0x0000 006C       | 0x4400 096C                              | 0x4400 116C                           | 0x4400 156C                                |
| L3_TARG_ADDRSPACESIZELOG             | RW   | 32                       | 0x0000 0080       | 0x4400 0980                              | 0x4400 1180                           | 0x4400 1580                                |

# Table 14-102. L3\_MAIN TARG Register Summary

| Register Name                   | Туре | Register<br>Width (Bits) | Address<br>Offset | MCASP1_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP2_TARG<br>L3_MAIN Physical<br>Address | MCASP3_TARG<br>L3_MAIN Physical<br>Address | PCIE2_TARG<br>L3_MAIN Physical<br>Address |
|---------------------------------|------|--------------------------|-------------------|-----------------------------------------------|--------------------------------------------|--------------------------------------------|-------------------------------------------|
| L3_TARG_STDHOSTHDR_COREREG      | R    | 32                       | 0x0000 0000       | 0x4400 2F00                                   | 0x4400 3000                                | 0x4400 3100                                | 0x4400 3800                               |
| L3_TARG_STDHOSTHDR_VERSIONREG   | R    | 32                       | 0x0000 0004       | 0x4400 2F04                                   | 0x4400 3004                                | 0x4400 3104                                | 0x4400 3804                               |
| L3_TARG_STDHOSTHDR_MAINCTLREG   | RW   | 32                       | 0x0000 0008       | 0x4400 2F08                                   | 0x4400 3008                                | 0x4400 3108                                | 0x4400 3808                               |
| L3_TARG_STDHOSTHDR_NTTPADDR_0   | R    | 32                       | 0x0000 0010       | 0x4400 2F10                                   | 0x4400 3010                                | 0x4400 3110                                | 0x4400 3810                               |
| L3_TARG_STDERRLOG_SVRTSTDLVL    | RW   | 32                       | 0x0000 0040       | 0x4400 2F40                                   | 0x4400 3040                                | 0x4400 3140                                | 0x4400 3840                               |
| L3_TARG_STDERRLOG_SVRTCUSTOMLVL | RW   | 32                       | 0x0000 0044       | 0x4400 2F44                                   | 0x4400 3044                                | 0x4400 3144                                | 0x4400 3844                               |
| L3_TARG_STDERRLOG_MAIN          | RW   | 32                       | 0x0000 0048       | 0x4400 2F48                                   | 0x4400 3048                                | 0x4400 3148                                | 0x4400 3848                               |
| L3_TARG_STDERRLOG_HDR           | R    | 32                       | 0x0000 004C       | 0x4400 2F4C                                   | 0x4400 304C                                | 0x4400 314C                                | 0x4400 384C                               |
| L3_TARG_STDERRLOG_MSTADDR       | R    | 32                       | 0x0000 0050       | 0x4400 2F50                                   | 0x4400 3050                                | 0x4400 3150                                | 0x4400 3850                               |
| L3_TARG_STDERRLOG_SLVADDR       | R    | 32                       | 0x0000 0054       | 0x4400 2F54                                   | 0x4400 3054                                | 0x4400 3154                                | 0x4400 3854                               |



www.ti.com

# Table 14-102. L3\_MAIN TARG Register Summary (continued)

| Register Name                        | Туре | Register<br>Width (Bits) | Address<br>Offset | MCASP1_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP2_TARG<br>L3_MAIN Physical<br>Address | MCASP3_TARG<br>L3_MAIN Physical<br>Address | PCIE2_TARG<br>L3_MAIN Physical<br>Address |
|--------------------------------------|------|--------------------------|-------------------|-----------------------------------------------|--------------------------------------------|--------------------------------------------|-------------------------------------------|
| L3_TARG_STDERRLOG_INFO               | R    | 32                       | 0x0000 0058       | 0x4400 2F58                                   | 0x4400 3058                                | 0x4400 3158                                | 0x4400 3858                               |
| L3_TARG_STDERRLOG_SLVOFSLSB          | R    | 32                       | 0x0000 005C       | 0x4400 2F5C                                   | 0x4400 305C                                | 0x4400 315C                                | 0x4400 385C                               |
| L3_TARG_STDERRLOG_SLVOFSMSB          | R    | 32                       | 0x0000 0060       | 0x4400 2F60                                   | 0x4400 3060                                | 0x4400 3160                                | 0x4400 3860                               |
| L3_TARG_STDERRLOG_CUSTOMINFO_INFO    | R    | 32                       | 0x0000 0064       | 0x4400 2F64                                   | 0x4400 3064                                | 0x4400 3164                                | 0x4400 3864                               |
| L3_TARG_STDERRLOG_CUSTOMINFO_MSTADDR | R    | 32                       | 0x0000 0068       | 0x4400 2F68                                   | 0x4400 3068                                | 0x4400 3168                                | 0x4400 3868                               |
| L3_TARG_STDERRLOG_CUSTOMINFO_OPCODE  | R    | 32                       | 0x0000 006C       | 0x4400 2F6C                                   | 0x4400 306C                                | 0x4400 316C                                | 0x4400 386C                               |
| L3_TARG_ADDRSPACESIZELOG             | RW   | 32                       | 0x0000 0080       | 0x4400 2F80                                   | 0x4400 3080                                | 0x4400 3180                                | 0x4400 3880                               |

# Table 14-103. L3\_MAIN TARG Register Summary

| Register Name                        | Туре | Register<br>Width<br>(Bits) | Address Offset | EVE4_TARG<br>L3_MAIN Physical<br>Address | EVE3_TARG<br>L3_MAIN Physical<br>Address | EVE1_TARG L3_MAIN<br>Physical Address | EVE2_TARG<br>L3_MAIN Physical<br>Address |
|--------------------------------------|------|-----------------------------|----------------|------------------------------------------|------------------------------------------|---------------------------------------|------------------------------------------|
| L3_TARG_STDHOSTHDR_COREREG           | R    | 32                          | 0x0000 0000    | 0x4400 0D00                              | 0x4400 0C00                              | 0x4400 0A00                           | 0x4400 0B00                              |
| L3_TARG_STDHOSTHDR_VERSIONREG        | R    | 32                          | 0x0000 0004    | 0x4400 0D04                              | 0x4400 0C04                              | 0x4400 0A04                           | 0x4400 0B04                              |
| L3_TARG_STDHOSTHDR_MAINCTLREG        | RW   | 32                          | 0x0000 00008   | 0x4400 0D08                              | 0x4400 0C08                              | 0x4400 0A08                           | 0x4400 0B08                              |
| L3_TARG_STDHOSTHDR_NTTPADDR_0        | R    | 32                          | 0x0000 0010    | 0x4400 0D10                              | 0x4400 0C10                              | 0x4400 0A10                           | 0x4400 0B10                              |
| L3_TARG_STDERRLOG_SVRTSTDLVL         | RW   | 32                          | 0x0000 0040    | 0x4400 0D40                              | 0x4400 0C40                              | 0x4400 0A40                           | 0x4400 0B40                              |
| L3_TARG_STDERRLOG_SVRTCUSTOMLVL      | RW   | 32                          | 0x0000 0044    | 0x4400 0D44                              | 0x4400 0C44                              | 0x4400 0A44                           | 0x4400 0B44                              |
| L3_TARG_STDERRLOG_MAIN               | RW   | 32                          | 0x0000 0048    | 0x4400 0D48                              | 0x4400 0C48                              | 0x4400 0A48                           | 0x4400 0B48                              |
| L3_TARG_STDERRLOG_HDR                | R    | 32                          | 0x0000 004C    | 0x4400 0D4C                              | 0x4400 0C4C                              | 0x4400 0A4C                           | 0x4400 0B4C                              |
| L3_TARG_STDERRLOG_MSTADDR            | R    | 32                          | 0x0000 0050    | 0x4400 0D50                              | 0x4400 0C50                              | 0x4400 0A50                           | 0x4400 0B50                              |
| L3_TARG_STDERRLOG_SLVADDR            | R    | 32                          | 0x0000 0054    | 0x4400 0D54                              | 0x4400 0C54                              | 0x4400 0A54                           | 0x4400 0B54                              |
| L3_TARG_STDERRLOG_INFO               | R    | 32                          | 0x0000 0058    | 0x4400 0D58                              | 0x4400 0C58                              | 0x4400 0A58                           | 0x4400 0B58                              |
| L3_TARG_STDERRLOG_SLVOFSLSB          | R    | 32                          | 0x0000 005C    | 0x4400 0D5C                              | 0x4400 0C5C                              | 0x4400 0A5C                           | 0x4400 0B5C                              |
| L3_TARG_STDERRLOG_SLVOFSMSB          | R    | 32                          | 0x0000 0060    | 0x4400 0D60                              | 0x4400 0C60                              | 0x4400 0A60                           | 0x4400 0B60                              |
| L3_TARG_STDERRLOG_CUSTOMINFO_INFO    | R    | 32                          | 0x0000 0064    | 0x4400 0D64                              | 0x4400 0C64                              | 0x4400 0A64                           | 0x4400 0B64                              |
| L3_TARG_STDERRLOG_CUSTOMINFO_MSTADDR | R    | 32                          | 0x0000 0068    | 0x4400 0D68                              | 0x4400 0C68                              | 0x4400 0A68                           | 0x4400 0B68                              |
| L3_TARG_STDERRLOG_CUSTOMINFO_OPCODE  | R    | 32                          | 0x0000 006C    | 0x4400 0D6C                              | 0x4400 0C6C                              | 0x4400 0A6C                           | 0x4400 0B6C                              |
| L3_TARG_ADDRSPACESIZELOG             | RW   | 32                          | 0x0000 0080    | 0x4400 0D80                              | 0x4400 0C80                              | 0x4400 0A80                           | 0x4400 0B80                              |



# Table 14-104. L3\_MAIN TARG Register Summary

| Register Name                        | Туре | Register<br>Width (Bits) | Address<br>Offset | L4_PER3_P3_TARG<br>L3_MAIN Physical<br>Address | OCMC_RAM1_TARG<br>L3_MAIN Physical<br>Address | IPU1_TARG<br>L3_MAIN Physical<br>Address |
|--------------------------------------|------|--------------------------|-------------------|------------------------------------------------|-----------------------------------------------|------------------------------------------|
| L3_TARG_STDHOSTHDR_COREREG           | R    | 32                       | 0x0000 0000       | 0x4400 0E00                                    | 0x4400 0F00                                   | 0x4400 1000                              |
| L3_TARG_STDHOSTHDR_VERSIONREG        | R    | 32                       | 0x0000 0004       | 0x4400 0E04                                    | 0x4400 0F04                                   | 0x4400 1004                              |
| L3_TARG_STDHOSTHDR_MAINCTLREG        | RW   | 32                       | 0x0000 0008       | 0x4400 0E08                                    | 0x4400 0F08                                   | 0x4400 1008                              |
| L3_TARG_STDHOSTHDR_NTTPADDR_0        | R    | 32                       | 0x0000 0010       | 0x4400 0E10                                    | 0x4400 0F10                                   | 0x4400 1010                              |
| L3_TARG_STDERRLOG_SVRTSTDLVL         | RW   | 32                       | 0x0000 0040       | 0x4400 0E40                                    | 0x4400 0F40                                   | 0x4400 1040                              |
| L3_TARG_STDERRLOG_SVRTCUSTOMLVL      | RW   | 32                       | 0x0000 0044       | 0x4400 0E44                                    | 0x4400 0F44                                   | 0x4400 1044                              |
| L3_TARG_STDERRLOG_MAIN               | RW   | 32                       | 0x0000 0048       | 0x4400 0E48                                    | 0x4400 0F48                                   | 0x4400 1048                              |
| L3_TARG_STDERRLOG_HDR                | R    | 32                       | 0x0000 004C       | 0x4400 0E4C                                    | 0x4400 0F4C                                   | 0x4400 104C                              |
| L3_TARG_STDERRLOG_MSTADDR            | R    | 32                       | 0x0000 0050       | 0x4400 0E50                                    | 0x4400 0F50                                   | 0x4400 1050                              |
| L3_TARG_STDERRLOG_SLVADDR            | R    | 32                       | 0x0000 0054       | 0x4400 0E54                                    | 0x4400 0F54                                   | 0x4400 1054                              |
| L3_TARG_STDERRLOG_INFO               | R    | 32                       | 0x0000 0058       | 0x4400 0E58                                    | 0x4400 0F58                                   | 0x4400 1058                              |
| L3_TARG_STDERRLOG_SLVOFSLSB          | R    | 32                       | 0x0000 005C       | 0x4400 0E5C                                    | 0x4400 0F5C                                   | 0x4400 105C                              |
| L3_TARG_STDERRLOG_SLVOFSMSB          | R    | 32                       | 0x0000 0060       | 0x4400 0E60                                    | 0x4400 0F60                                   | 0x4400 1060                              |
| L3_TARG_STDERRLOG_CUSTOMINFO_INFO    | R    | 32                       | 0x0000 0064       | 0x4400 0E64                                    | 0x4400 0F64                                   | 0x4400 1064                              |
| L3_TARG_STDERRLOG_CUSTOMINFO_MSTADDR | R    | 32                       | 0x0000 0068       | 0x4400 0E68                                    | 0x4400 0F68                                   | 0x4400 1068                              |
| L3_TARG_STDERRLOG_CUSTOMINFO_OPCODE  | R    | 32                       | 0x0000 006C       | 0x4400 0E6C                                    | 0x4400 0F6C                                   | 0x4400 106C                              |
| L3_TARG_ADDRSPACESIZELOG             | RW   | 32                       | 0800 0000x0       | 0x4400 0E80                                    | 0x4400 0F80                                   | 0x4400 1080                              |

# Table 14-105. L3\_MAIN TARG Register Summary

| Register Name                   | Туре | Register<br>Width (Bits) | Address<br>Offset | GPU_TARG L3_MAIN<br>Physical Address | DMM_P2_TARG<br>L3_MAIN Physical<br>Address | PRUSS1_TARG<br>L3_MAIN Physical<br>Address |
|---------------------------------|------|--------------------------|-------------------|--------------------------------------|--------------------------------------------|--------------------------------------------|
| L3_TARG_STDHOSTHDR_COREREG      | R    | 32                       | 0x0000 0000       | 0x4400 1200                          | 0x4400 1300                                | 0x4400 1400                                |
| L3_TARG_STDHOSTHDR_VERSIONREG   | R    | 32                       | 0x0000 0004       | 0x4400 1204                          | 0x4400 1304                                | 0x4400 1404                                |
| L3_TARG_STDHOSTHDR_MAINCTLREG   | RW   | 32                       | 8000 0000x0       | 0x4400 1208                          | 0x4400 1308                                | 0x4400 1408                                |
| L3_TARG_STDHOSTHDR_NTTPADDR_0   | R    | 32                       | 0x0000 0010       | 0x4400 1210                          | 0x4400 1310                                | 0x4400 1410                                |
| L3_TARG_STDERRLOG_SVRTSTDLVL    | RW   | 32                       | 0x0000 0040       | 0x4400 1240                          | 0x4400 1340                                | 0x4400 1440                                |
| L3_TARG_STDERRLOG_SVRTCUSTOMLVL | RW   | 32                       | 0x0000 0044       | 0x4400 1244                          | 0x4400 1344                                | 0x4400 1444                                |
| L3_TARG_STDERRLOG_MAIN          | RW   | 32                       | 0x0000 0048       | 0x4400 1248                          | 0x4400 1348                                | 0x4400 1448                                |
| L3_TARG_STDERRLOG_HDR           | R    | 32                       | 0x0000 004C       | 0x4400 124C                          | 0x4400 134C                                | 0x4400 144C                                |
| L3_TARG_STDERRLOG_MSTADDR       | R    | 32                       | 0x0000 0050       | 0x4400 1250                          | 0x4400 1350                                | 0x4400 1450                                |
| L3_TARG_STDERRLOG_SLVADDR       | R    | 32                       | 0x0000 0054       | 0x4400 1254                          | 0x4400 1354                                | 0x4400 1454                                |
| L3_TARG_STDERRLOG_INFO          | R    | 32                       | 0x0000 0058       | 0x4400 1258                          | 0x4400 1358                                | 0x4400 1458                                |



www.ti.com

# Table 14-105. L3\_MAIN TARG Register Summary (continued)

| Register Name                        | Туре | Register<br>Width (Bits) | Address<br>Offset | GPU_TARG L3_MAIN<br>Physical Address | DMM_P2_TARG<br>L3_MAIN Physical<br>Address | PRUSS1_TARG<br>L3_MAIN Physical<br>Address |
|--------------------------------------|------|--------------------------|-------------------|--------------------------------------|--------------------------------------------|--------------------------------------------|
| L3_TARG_STDERRLOG_SLVOFSLSB          | R    | 32                       | 0x0000 005C       | 0x4400 125C                          | 0x4400 135C                                | 0x4400 145C                                |
| L3_TARG_STDERRLOG_SLVOFSMSB          | R    | 32                       | 0x0000 0060       | 0x4400 1260                          | 0x4400 1360                                | 0x4400 1460                                |
| L3_TARG_STDERRLOG_CUSTOMINFO_INFO    | R    | 32                       | 0x0000 0064       | 0x4400 1264                          | 0x4400 1364                                | 0x4400 1464                                |
| L3_TARG_STDERRLOG_CUSTOMINFO_MSTADDR | R    | 32                       | 0x0000 0068       | 0x4400 1268                          | 0x4400 1368                                | 0x4400 1468                                |
| L3_TARG_STDERRLOG_CUSTOMINFO_OPCODE  | R    | 32                       | 0x0000 006C       | 0x4400 126C                          | 0x4400 136C                                | 0x4400 146C                                |
| L3_TARG_ADDRSPACESIZELOG             | RW   | 32                       | 0x0000 0080       | 0x4400 1280                          | 0x4400 1380                                | 0x4400 1480                                |

# Table 14-106. L3\_MAIN TARG Register Summary

| Register Name                        | Туре | Register<br>Width (Bits) | Address<br>Offset | IVA_CONFIG_TARG<br>L3_MAIN Physical<br>Address | OCMC_RAM2_TARG<br>L3_MAIN Physical<br>Address | IVA_SL2IF_TARG<br>L3_MAIN Physical<br>Address |
|--------------------------------------|------|--------------------------|-------------------|------------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L3_TARG_STDHOSTHDR_COREREG           | R    | 32                       | 0x0000 0000       | 0x4400 1600                                    | 0x4400 1700                                   | 0x4400 1800                                   |
| L3_TARG_STDHOSTHDR_VERSIONREG        | R    | 32                       | 0x0000 0004       | 0x4400 1604                                    | 0x4400 1704                                   | 0x4400 1804                                   |
| L3_TARG_STDHOSTHDR_MAINCTLREG        | RW   | 32                       | 0x0000 0008       | 0x4400 1608                                    | 0x4400 1708                                   | 0x4400 1808                                   |
| L3_TARG_STDHOSTHDR_NTTPADDR_0        | R    | 32                       | 0x0000 0010       | 0x4400 1610                                    | 0x4400 1710                                   | 0x4400 1810                                   |
| L3_TARG_STDERRLOG_SVRTSTDLVL         | RW   | 32                       | 0x0000 0040       | 0x4400 1640                                    | 0x4400 1740                                   | 0x4400 1840                                   |
| L3_TARG_STDERRLOG_SVRTCUSTOMLVL      | RW   | 32                       | 0x0000 0044       | 0x4400 1644                                    | 0x4400 1744                                   | 0x4400 1844                                   |
| L3_TARG_STDERRLOG_MAIN               | RW   | 32                       | 0x0000 0048       | 0x4400 1648                                    | 0x4400 1748                                   | 0x4400 1848                                   |
| L3_TARG_STDERRLOG_HDR                | R    | 32                       | 0x0000 004C       | 0x4400 164C                                    | 0x4400 174C                                   | 0x4400 184C                                   |
| L3_TARG_STDERRLOG_MSTADDR            | R    | 32                       | 0x0000 0050       | 0x4400 1650                                    | 0x4400 1750                                   | 0x4400 1850                                   |
| L3_TARG_STDERRLOG_SLVADDR            | R    | 32                       | 0x0000 0054       | 0x4400 1654                                    | 0x4400 1754                                   | 0x4400 1854                                   |
| L3_TARG_STDERRLOG_INFO               | R    | 32                       | 0x0000 0058       | 0x4400 1658                                    | 0x4400 1758                                   | 0x4400 1858                                   |
| L3_TARG_STDERRLOG_SLVOFSLSB          | R    | 32                       | 0x0000 005C       | 0x4400 165C                                    | 0x4400 175C                                   | 0x4400 185C                                   |
| L3_TARG_STDERRLOG_SLVOFSMSB          | R    | 32                       | 0x0000 0060       | 0x4400 1660                                    | 0x4400 1760                                   | 0x4400 1860                                   |
| L3_TARG_STDERRLOG_CUSTOMINFO_INFO    | R    | 32                       | 0x0000 0064       | 0x4400 1664                                    | 0x4400 1764                                   | 0x4400 1864                                   |
| L3_TARG_STDERRLOG_CUSTOMINFO_MSTADDR | R    | 32                       | 0x0000 0068       | 0x4400 1668                                    | 0x4400 1768                                   | 0x4400 1868                                   |
| L3_TARG_STDERRLOG_CUSTOMINFO_OPCODE  | R    | 32                       | 0x0000 006C       | 0x4400 166C                                    | 0x4400 176C                                   | 0x4400 186C                                   |
| L3_TARG_ADDRSPACESIZELOG             | RW   | 32                       | 0x0000 0080       | 0x4400 1680                                    | 0x4400 1780                                   | 0x4400 1880                                   |



# Table 14-107. L3\_MAIN TARG Register Summary

| Register Name                            | Туре | Register<br>Width<br>(Bits) | Address Offset | OCMC_RAM3_TARG<br>L3_MAIN Physical<br>Address | L4_PER1_P1_TARG<br>L3_MAIN Physical<br>Address | L4_WKUP_TARG<br>L3_MAIN Physical<br>Address | L4_PER1_P2_TARG<br>L3_MAIN Physical<br>Address |
|------------------------------------------|------|-----------------------------|----------------|-----------------------------------------------|------------------------------------------------|---------------------------------------------|------------------------------------------------|
| L3_TARG_STDHOSTHDR_COREREG               | R    | 32                          | 0x0000 0000    | 0x4400 1900                                   | 0x4400 1C00                                    | 0x4400 1D00                                 | 0x4400 1F00                                    |
| L3_TARG_STDHOSTHDR_VERSIONRE<br>G        | R    | 32                          | 0x0000 0004    | 0x4400 1904                                   | 0x4400 1C04                                    | 0x4400 1D04                                 | 0x4400 1F04                                    |
| L3_TARG_STDHOSTHDR_MAINCTLREG            | RW   | 32                          | 0x0000 0008    | 0x4400 1908                                   | 0x4400 1C08                                    | 0x4400 1D08                                 | 0x4400 1F08                                    |
| L3_TARG_STDHOSTHDR_NTTPADDR_0            | R    | 32                          | 0x0000 0010    | 0x4400 1910                                   | 0x4400 1C10                                    | 0x4400 1D10                                 | 0x4400 1F10                                    |
| L3_TARG_STDERRLOG_SVRTSTDLVL             | RW   | 32                          | 0x0000 0040    | 0x4400 1940                                   | 0x4400 1C40                                    | 0x4400 1D40                                 | 0x4400 1F40                                    |
| L3_TARG_STDERRLOG_SVRTCUSTOM LVL         | RW   | 32                          | 0x0000 0044    | 0x4400 1944                                   | 0x4400 1C44                                    | 0x4400 1D44                                 | 0x4400 1F44                                    |
| L3_TARG_STDERRLOG_MAIN                   | RW   | 32                          | 0x0000 0048    | 0x4400 1948                                   | 0x4400 1C48                                    | 0x4400 1D48                                 | 0x4400 1F48                                    |
| L3_TARG_STDERRLOG_HDR                    | R    | 32                          | 0x0000 004C    | 0x4400 194C                                   | 0x4400 1C4C                                    | 0x4400 1D4C                                 | 0x4400 1F4C                                    |
| L3_TARG_STDERRLOG_MSTADDR                | R    | 32                          | 0x0000 0050    | 0x4400 1950                                   | 0x4400 1C50                                    | 0x4400 1D50                                 | 0x4400 1F50                                    |
| L3_TARG_STDERRLOG_SLVADDR                | R    | 32                          | 0x0000 0054    | 0x4400 1954                                   | 0x4400 1C54                                    | 0x4400 1D54                                 | 0x4400 1F54                                    |
| L3_TARG_STDERRLOG_INFO                   | R    | 32                          | 0x0000 0058    | 0x4400 1958                                   | 0x4400 1C58                                    | 0x4400 1D58                                 | 0x4400 1F58                                    |
| L3_TARG_STDERRLOG_SLVOFSLSB              | R    | 32                          | 0x0000 005C    | 0x4400 195C                                   | 0x4400 1C5C                                    | 0x4400 1D5C                                 | 0x4400 1F5C                                    |
| L3_TARG_STDERRLOG_SLVOFSMSB              | R    | 32                          | 0x0000 0060    | 0x4400 1960                                   | 0x4400 1C60                                    | 0x4400 1D60                                 | 0x4400 1F60                                    |
| L3_TARG_STDERRLOG_CUSTOMINFO_INFO        | R    | 32                          | 0x0000 0064    | 0x4400 1964                                   | 0x4400 1C64                                    | 0x4400 1D64                                 | 0x4400 1F64                                    |
| L3_TARG_STDERRLOG_CUSTOMINFO_<br>MSTADDR | R    | 32                          | 0x0000 0068    | 0x4400 1968                                   | 0x4400 1C68                                    | 0x4400 1D68                                 | 0x4400 1F68                                    |
| L3_TARG_STDERRLOG_CUSTOMINFO_<br>OPCODE  | R    | 32                          | 0x0000 006C    | 0x4400 196C                                   | 0x4400 1C6C                                    | 0x4400 1D6C                                 | 0x4400 1F6C                                    |
| L3_TARG_ADDRSPACESIZELOG                 | RW   | 32                          | 0x0000 0080    | 0x4400 1980                                   | 0x4400 1C80                                    | 0x4400 1D80                                 | 0x4400 1F80                                    |

# Table 14-108. L3\_MAIN TARG Register Summary

| Register Name                     | Туре | Regist<br>er<br>Width<br>(Bits) | Address<br>Offset | TPCC_TARG<br>L3_MAIN Physical<br>Address | L4_PER1_P3_T<br>ARG L3_MAIN<br>Physical<br>Address | MMU1_TARG<br>L3_MAIN<br>Physical<br>Address | L4_PER2_P1_TAR<br>G L3_MAIN<br>Physical Address | L4_PER2_P2_TAR<br>G L3_MAIN<br>Physical Address | L4_PER2_P3_T<br>ARG L3_MAIN<br>Physical<br>Address |
|-----------------------------------|------|---------------------------------|-------------------|------------------------------------------|----------------------------------------------------|---------------------------------------------|-------------------------------------------------|-------------------------------------------------|----------------------------------------------------|
| L3_TARG_STDHOSTHDR_COR EREG       | R    | 32                              | 0x0000 0000       | 0x4400 2000                              | 0x4400 2100                                        | 0x4400 2200                                 | 0x4400 2300                                     | 0x4400 2400                                     | 0x4400 2500                                        |
| L3_TARG_STDHOSTHDR_VER SIONREG    | R    | 32                              | 0x0000 0004       | 0x4400 2004                              | 0x4400 2104                                        | 0x4400 2204                                 | 0x4400 2304                                     | 0x4400 2404                                     | 0x4400 2504                                        |
| L3_TARG_STDHOSTHDR_MAI<br>NCTLREG | RW   | 32                              | 0x0000 0008       | 0x4400 2008                              | 0x4400 2108                                        | 0x4400 2208                                 | 0x4400 2308                                     | 0x4400 2408                                     | 0x4400 2508                                        |
| L3_TARG_STDHOSTHDR_NTT<br>PADDR_0 | R    | 32                              | 0x0000 0010       | 0x4400 2010                              | 0x4400 2110                                        | 0x4400 2210                                 | 0x4400 2310                                     | 0x4400 2410                                     | 0x4400 2510                                        |



www.ti.com

# Table 14-108. L3\_MAIN TARG Register Summary (continued)

| Register Name                            | Туре | Regist<br>er<br>Width<br>(Bits) | Address<br>Offset | TPCC_TARG<br>L3_MAIN Physical<br>Address | L4_PER1_P3_T<br>ARG L3_MAIN<br>Physical<br>Address | MMU1_TARG<br>L3_MAIN<br>Physical<br>Address | L4_PER2_P1_TAR<br>G L3_MAIN<br>Physical Address | L4_PER2_P2_TAR<br>G L3_MAIN<br>Physical Address | L4_PER2_P3_T<br>ARG L3_MAIN<br>Physical<br>Address |
|------------------------------------------|------|---------------------------------|-------------------|------------------------------------------|----------------------------------------------------|---------------------------------------------|-------------------------------------------------|-------------------------------------------------|----------------------------------------------------|
| L3_TARG_STDERRLOG_SVRT<br>STDLVL         | RW   | 32                              | 0x0000 0040       | 0x4400 2040                              | 0x4400 2140                                        | 0x4400 2240                                 | 0x4400 2340                                     | 0x4400 2440                                     | 0x4400 2540                                        |
| L3_TARG_STDERRLOG_SVRT<br>CUSTOMLVL      | RW   | 32                              | 0x0000 0044       | 0x4400 2044                              | 0x4400 2144                                        | 0x4400 2244                                 | 0x4400 2344                                     | 0x4400 2444                                     | 0x4400 2544                                        |
| L3_TARG_STDERRLOG_MAIN                   | RW   | 32                              | 0x0000 0048       | 0x4400 2048                              | 0x4400 2148                                        | 0x4400 2248                                 | 0x4400 2348                                     | 0x4400 2448                                     | 0x4400 2548                                        |
| L3_TARG_STDERRLOG_HDR                    | R    | 32                              | 0x0000 004C       | 0x4400 204C                              | 0x4400 214C                                        | 0x4400 224C                                 | 0x4400 234C                                     | 0x4400 244C                                     | 0x4400 254C                                        |
| L3_TARG_STDERRLOG_MSTA<br>DDR            | R    | 32                              | 0x0000 0050       | 0x4400 2050                              | 0x4400 2150                                        | 0x4400 2250                                 | 0x4400 2350                                     | 0x4400 2450                                     | 0x4400 2550                                        |
| L3_TARG_STDERRLOG_SLVA<br>DDR            | R    | 32                              | 0x0000 0054       | 0x4400 2054                              | 0x4400 2154                                        | 0x4400 2254                                 | 0x4400 2354                                     | 0x4400 2454                                     | 0x4400 2554                                        |
| L3_TARG_STDERRLOG_INFO                   | R    | 32                              | 0x0000 0058       | 0x4400 2058                              | 0x4400 2158                                        | 0x4400 2258                                 | 0x4400 2358                                     | 0x4400 2458                                     | 0x4400 2558                                        |
| L3_TARG_STDERRLOG_SLVO<br>FSLSB          | R    | 32                              | 0x0000 005C       | 0x4400 205C                              | 0x4400 215C                                        | 0x4400 225C                                 | 0x4400 235C                                     | 0x4400 245C                                     | 0x4400 255C                                        |
| L3_TARG_STDERRLOG_SLVO FSMSB             | R    | 32                              | 0x0000 0060       | 0x4400 2060                              | 0x4400 2160                                        | 0x4400 2260                                 | 0x4400 2360                                     | 0x4400 2460                                     | 0x4400 2560                                        |
| L3_TARG_STDERRLOG_CUST<br>OMINFO_INFO    | R    | 32                              | 0x0000 0064       | 0x4400 2064                              | 0x4400 2164                                        | 0x4400 2264                                 | 0x4400 2364                                     | 0x4400 2464                                     | 0x4400 2564                                        |
| L3_TARG_STDERRLOG_CUST<br>OMINFO_MSTADDR | R    | 32                              | 0x0000 0068       | 0x4400 2068                              | 0x4400 2168                                        | 0x4400 2268                                 | 0x4400 2368                                     | 0x4400 2468                                     | 0x4400 2568                                        |
| L3_TARG_STDERRLOG_CUST<br>OMINFO_OPCODE  | R    | 32                              | 0x0000 006C       | 0x4400 206C                              | 0x4400 216C                                        | 0x4400 226C                                 | 0x4400 236C                                     | 0x4400 246C                                     | 0x4400 256C                                        |
| L3_TARG_ADDRSPACESIZELO                  | RW   | 32                              | 0x0000 0080       | 0x4400 2080                              | 0x4400 2180                                        | 0x4400 2280                                 | 0x4400 2380                                     | 0x4400 2480                                     | 0x4400 2580                                        |

# Table 14-109. L3\_MAIN TARG Register Summary

| Register Name                     | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | L4_PER3_P1_TAR<br>G L3_MAIN<br>Physical Address | L4_PER3_P2_TAR<br>G L3_MAIN<br>Physical Address | MMU2_TARG<br>L3_MAIN Physical<br>Address | DSS_TARG<br>L3_MAIN Physical<br>Address | TPTC2_TARGL3_M<br>AIN Physical<br>Address |
|-----------------------------------|------|-----------------------------|-------------------|-------------------------------------------------|-------------------------------------------------|------------------------------------------|-----------------------------------------|-------------------------------------------|
| L3_TARG_STDHOSTHDR_CORE<br>REG    | R    | 32                          | 0x0000 0000       | 0x4400 2600                                     | 0x4400 2700                                     | 0x4400 2800                              | 0x4400 2900                             | 0x4400 2B00                               |
| L3_TARG_STDHOSTHDR_VERSI<br>ONREG | R    | 32                          | 0x0000 0004       | 0x4400 2604                                     | 0x4400 2704                                     | 0x4400 2804                              | 0x4400 2904                             | 0x4400 2B04                               |
| L3_TARG_STDHOSTHDR_MAINC TLREG    | RW   | 32                          | 0x0000 00008      | 0x4400 2608                                     | 0x4400 2708                                     | 0x4400 2808                              | 0x4400 2908                             | 0x4400 2B08                               |
| L3_TARG_STDHOSTHDR_NTTPA<br>DDR_0 | R    | 32                          | 0x0000 0010       | 0x4400 2610                                     | 0x4400 2710                                     | 0x4400 2810                              | 0x4400 2910                             | 0x4400 2B10                               |



# Table 14-109. L3\_MAIN TARG Register Summary (continued)

| Register Name                            | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | L4_PER3_P1_TAR<br>G L3_MAIN<br>Physical Address | L4_PER3_P2_TAR<br>G L3_MAIN<br>Physical Address | MMU2_TARG<br>L3_MAIN Physical<br>Address | DSS_TARG<br>L3_MAIN Physical<br>Address | TPTC2_TARGL3_M<br>AIN Physical<br>Address |
|------------------------------------------|------|-----------------------------|-------------------|-------------------------------------------------|-------------------------------------------------|------------------------------------------|-----------------------------------------|-------------------------------------------|
| L3_TARG_STDERRLOG_SVRTST<br>DLVL         | RW   | 32                          | 0x0000 0040       | 0x4400 2640                                     | 0x4400 2740                                     | 0x4400 2840                              | 0x4400 2940                             | 0x4400 2B40                               |
| L3_TARG_STDERRLOG_SVRTCU<br>STOMLVL      | RW   | 32                          | 0x0000 0044       | 0x4400 2644                                     | 0x4400 2744                                     | 0x4400 2844                              | 0x4400 2944                             | 0x4400 2B44                               |
| L3_TARG_STDERRLOG_MAIN                   | RW   | 32                          | 0x0000 0048       | 0x4400 2648                                     | 0x4400 2748                                     | 0x4400 2848                              | 0x4400 2948                             | 0x4400 2B48                               |
| L3_TARG_STDERRLOG_HDR                    | R    | 32                          | 0x0000 004C       | 0x4400 264C                                     | 0x4400 274C                                     | 0x4400 284C                              | 0x4400 294C                             | 0x4400 2B4C                               |
| L3_TARG_STDERRLOG_MSTADD<br>R            | R    | 32                          | 0x0000 0050       | 0x4400 2650                                     | 0x4400 2750                                     | 0x4400 2850                              | 0x4400 2950                             | 0x4400 2B50                               |
| L3_TARG_STDERRLOG_SLVADD<br>R            | R    | 32                          | 0x0000 0054       | 0x4400 2654                                     | 0x4400 2754                                     | 0x4400 2854                              | 0x4400 2954                             | 0x4400 2B54                               |
| L3_TARG_STDERRLOG_INFO                   | R    | 32                          | 0x0000 0058       | 0x4400 2658                                     | 0x4400 2758                                     | 0x4400 2858                              | 0x4400 2958                             | 0x4400 2B58                               |
| L3_TARG_STDERRLOG_SLVOFS LSB             | R    | 32                          | 0x0000 005C       | 0x4400 265C                                     | 0x4400 275C                                     | 0x4400 285C                              | 0x4400 295C                             | 0x4400 2B5C                               |
| L3_TARG_STDERRLOG_SLVOFS MSB             | R    | 32                          | 0x0000 0060       | 0x4400 2660                                     | 0x4400 2760                                     | 0x4400 2860                              | 0x4400 2960                             | 0x4400 2B60                               |
| L3_TARG_STDERRLOG_CUSTO<br>MINFO_INFO    | R    | 32                          | 0x0000 0064       | 0x4400 2664                                     | 0x4400 2764                                     | 0x4400 2864                              | 0x4400 2964                             | 0x4400 2B64                               |
| L3_TARG_STDERRLOG_CUSTO<br>MINFO_MSTADDR | R    | 32                          | 0x0000 0068       | 0x4400 2668                                     | 0x4400 2768                                     | 0x4400 2868                              | 0x4400 2968                             | 0x4400 2B68                               |
| L3_TARG_STDERRLOG_CUSTO<br>MINFO_OPCODE  | R    | 32                          | 0x0000 006C       | 0x4400 266C                                     | 0x4400 276C                                     | 0x4400 286C                              | 0x4400 296C                             | 0x4400 2B6C                               |
| L3_TARG_ADDRSPACESIZELOG                 | RW   | 32                          | 0x0000 0080       | 0x4400 2680                                     | 0x4400 2780                                     | 0x4400 2880                              | 0x4400 2980                             | 0x4400 2B80                               |

# Table 14-110. L3\_MAIN TARG Register Summary

| Register Name                   | Туре | Register Width<br>(Bits) | Address Offset | TPTC1_TARG L3_MAIN Physical Address |
|---------------------------------|------|--------------------------|----------------|-------------------------------------|
| L3_TARG_STDHOSTHDR_COREREG      | R    | 32                       | 0x0000 0000    | 0x4400 2E00                         |
| L3_TARG_STDHOSTHDR_VERSIONREG   | R    | 32                       | 0x0000 0004    | 0x4400 2E04                         |
| L3_TARG_STDHOSTHDR_MAINCTLREG   | RW   | 32                       | 0x0000 0008    | 0x4400 2E08                         |
| L3_TARG_STDHOSTHDR_NTTPADDR_0   | R    | 32                       | 0x0000 0010    | 0x4400 2E10                         |
| L3_TARG_STDERRLOG_SVRTSTDLVL    | RW   | 32                       | 0x0000 0040    | 0x4400 2E40                         |
| L3_TARG_STDERRLOG_SVRTCUSTOMLVL | RW   | 32                       | 0x0000 0044    | 0x4400 2E44                         |
| L3_TARG_STDERRLOG_MAIN          | RW   | 32                       | 0x0000 0048    | 0x4400 2E48                         |
| L3_TARG_STDERRLOG_HDR           | R    | 32                       | 0x0000 004C    | 0x4400 2E4C                         |
| L3_TARG_STDERRLOG_MSTADDR       | R    | 32                       | 0x0000 0050    | 0x4400 2E50                         |



www.ti.com

# Table 14-110. L3\_MAIN TARG Register Summary (continued)

| Register Name                        | Туре | Register Width<br>(Bits) | Address Offset | TPTC1_TARG L3_MAIN Physical Address |
|--------------------------------------|------|--------------------------|----------------|-------------------------------------|
| L3_TARG_STDERRLOG_SLVADDR            | R    | 32                       | 0x0000 0054    | 0x4400 2E54                         |
| L3_TARG_STDERRLOG_INFO               | R    | 32                       | 0x0000 0058    | 0x4400 2E58                         |
| L3_TARG_STDERRLOG_SLVOFSLSB          | R    | 32                       | 0x0000 005C    | 0x4400 2E5C                         |
| L3_TARG_STDERRLOG_SLVOFSMSB          | R    | 32                       | 0x0000 0060    | 0x4400 2E60                         |
| L3_TARG_STDERRLOG_CUSTOMINFO_INFO    | R    | 32                       | 0x0000 0064    | 0x4400 2E64                         |
| L3_TARG_STDERRLOG_CUSTOMINFO_MSTADDR | R    | 32                       | 0x0000 0068    | 0x4400 2E68                         |
| L3_TARG_STDERRLOG_CUSTOMINFO_OPCODE  | R    | 32                       | 0x0000 006C    | 0x4400 2E6C                         |
| L3_TARG_ADDRSPACESIZELOG             | RW   | 32                       | 0x0000 0080    | 0x4400 2E80                         |

# Table 14-111. L3\_MAIN TARG Register Summary

| Register Name                            | Туре | Register<br>Width<br>(Bits) | Address Offset | PCIE1_TARG<br>L3_MAIN Physical<br>Address | QSPI_TARG L3_MAIN<br>Physical Address | L3_INSTR_TARG<br>L3_MAIN Physical<br>Address | DEBUGSS_CT_TBR_TA<br>RG L3_MAIN Physical<br>Address |
|------------------------------------------|------|-----------------------------|----------------|-------------------------------------------|---------------------------------------|----------------------------------------------|-----------------------------------------------------|
| L3_TARG_STDHOSTHDR_COREREG               | R    | 32                          | 0x0000 0000    | 0x4400 3700                               | 0x4400 3900                           | 0x4500 0100                                  | 0x4500 0300                                         |
| L3_TARG_STDHOSTHDR_VERSIONRE<br>G        | R    | 32                          | 0x0000 0004    | 0x4400 3704                               | 0x4400 3904                           | 0x4500 0104                                  | 0x4500 0304                                         |
| L3_TARG_STDHOSTHDR_MAINCTLREG            | RW   | 32                          | 0x0000 0008    | 0x4400 3708                               | 0x4400 3908                           | 0x4500 0108                                  | 0x4500 0308                                         |
| L3_TARG_STDHOSTHDR_NTTPADDR_0            | R    | 32                          | 0x0000 0010    | 0x4400 3710                               | 0x4400 3910                           | 0x4500 0110                                  | 0x4500 0310                                         |
| L3_TARG_STDERRLOG_SVRTSTDLVL             | RW   | 32                          | 0x0000 0040    | 0x4400 3740                               | 0x4400 3940                           | 0x4500 0140                                  | 0x4500 0340                                         |
| L3_TARG_STDERRLOG_SVRTCUSTOM LVL         | RW   | 32                          | 0x0000 0044    | 0x4400 3744                               | 0x4400 3944                           | 0x4500 0144                                  | 0x4500 0344                                         |
| L3_TARG_STDERRLOG_MAIN                   | RW   | 32                          | 0x0000 0048    | 0x4400 3748                               | 0x4400 3948                           | 0x4500 0148                                  | 0x4500 0348                                         |
| L3_TARG_STDERRLOG_HDR                    | R    | 32                          | 0x0000 004C    | 0x4400 374C                               | 0x4400 394C                           | 0x4500 014C                                  | 0x4500 034C                                         |
| L3_TARG_STDERRLOG_MSTADDR                | R    | 32                          | 0x0000 0050    | 0x4400 3750                               | 0x4400 3950                           | 0x4500 0150                                  | 0x4500 0350                                         |
| L3_TARG_STDERRLOG_SLVADDR                | R    | 32                          | 0x0000 0054    | 0x4400 3754                               | 0x4400 3954                           | 0x4500 0154                                  | 0x4500 0354                                         |
| L3_TARG_STDERRLOG_INFO                   | R    | 32                          | 0x0000 0058    | 0x4400 3758                               | 0x4400 3958                           | 0x4500 0158                                  | 0x4500 0358                                         |
| L3_TARG_STDERRLOG_SLVOFSLSB              | R    | 32                          | 0x0000 005C    | 0x4400 375C                               | 0x4400 395C                           | 0x4500 015C                                  | 0x4500 035C                                         |
| L3_TARG_STDERRLOG_SLVOFSMSB              | R    | 32                          | 0x0000 0060    | 0x4400 3760                               | 0x4400 3960                           | 0x4500 0160                                  | 0x4500 0360                                         |
| L3_TARG_STDERRLOG_CUSTOMINFO_INFO        | R    | 32                          | 0x0000 0064    | 0x4400 3764                               | 0x4400 3964                           | 0x4500 0164                                  | 0x4500 0364                                         |
| L3_TARG_STDERRLOG_CUSTOMINFO_<br>MSTADDR | R    | 32                          | 0x0000 0068    | 0x4400 3768                               | 0x4400 3968                           | 0x4500 0168                                  | 0x4500 0368                                         |
| L3_TARG_STDERRLOG_CUSTOMINFO_OPCODE      | R    | 32                          | 0x0000 006C    | 0x4400 376C                               | 0x4400 396C                           | 0x4500 016C                                  | 0x4500 036C                                         |
| L3_TARG_ADDRSPACESIZELOG                 | RW   | 32                          | 0x0000 0080    | 0x4400 3780                               | 0x4400 3980                           | 0x4500 0180                                  | 0x4500 0380                                         |



## 14.2.5.1.3.2 L3\_MAIN TARG Register Description

## Table 14-112. L3\_TARG\_STDHOSTHDR\_COREREG

Address Offset
See Table 14-98.

Physical Address
See Table 14-98 to Table 14-111 Instance
See Table 14-98 to Table 14-111

Description

Type
R

| 31 | 3 | 0 2 | 29 | 28 | 27  | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 18                        | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8    | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0                              |
|----|---|-----|----|----|-----|-----|----|----|----|----|----|----|------------------------------|----|----|----|----|----|----|----|----|-----|------|-----|---|---|---|---|---|---|--------------------------------|
|    |   |     |    | R  | ESE | RVE | ED |    |    |    |    |    | STDHOSTHDR_COREREG_ CORECODE |    |    |    |    |    |    |    |    | RES | SER' | VED |   |   |   |   |   |   | STDHOSTHDR_COREREG_ VENDORCODE |

| Bits  | Field Name                        | Description                                                                                                                  | Type | Reset  |
|-------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|--------|
| 31:22 | RESERVED                          |                                                                                                                              | R    | 0x000  |
| 21:16 | STDHOSTHDR_COREREG_<br>CORECODE   | The Core Code field is a constant reporting a vendor-<br>specific core generator code. Type: Constant. Reset<br>value: 0x13. | R    | 0x13   |
| 15:1  | RESERVED                          |                                                                                                                              | R    | 0x0000 |
| 0     | STDHOSTHDR_COREREG_<br>VENDORCODE | The Vendor Code field is a constant reporting the core generator vendor code. Type: Constant. Reset value: 0x1.              | R    | 1      |
|       |                                   | Read 0x0: Third-party vendor.                                                                                                |      |        |
|       |                                   | Read 0x1:                                                                                                                    |      |        |

## Table 14-113. Register Call Summary for Register L3\_TARG\_STDHOSTHDR\_COREREG

#### L3\_MAIN Interconnect

• L3\_MAIN TARG Register Summary and Description: [0] [1] [2] [3] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14]



|             |                                  |    |    |    | ıab | ie 1                                       | 4-1   | 14.  | L3_  | · I A | KG_  | _ <b>5</b> 1 | υН   | US   | IHL  | אל_ | _vE | KSI | UN  | KE   | G    |      |     |      |      |       |    |     |
|-------------|----------------------------------|----|----|----|-----|--------------------------------------------|-------|------|------|-------|------|--------------|------|------|------|-----|-----|-----|-----|------|------|------|-----|------|------|-------|----|-----|
| Address (   | Offset                           |    |    |    | Se  | e Tal                                      | ole 1 | 4-98 |      |       |      |              |      |      |      |     |     |     |     |      |      |      |     |      |      |       |    |     |
| Physical A  | Address                          |    |    |    | Sec | e Tal                                      | ole 1 | 4-98 | to T | able  | 14-1 | 111          | Ins  | tanc | e    |     |     |     |     |      | Se   | e Ta | ble | 14-9 | 8 to | Table | 14 | 111 |
| Description | n                                |    |    |    |     |                                            |       |      |      |       |      |              |      |      |      |     |     |     |     |      |      |      |     |      |      |       |    |     |
| Туре        |                                  |    |    |    | R   |                                            |       |      |      |       |      |              |      |      |      |     |     |     |     |      |      |      |     |      |      |       |    |     |
|             |                                  |    |    |    |     | 3 22 21 20 19 18 17 16 15 14 13 12 11 10 9 |       |      |      |       |      |              |      |      |      |     |     |     |     |      |      |      |     |      |      |       |    |     |
| 31 30 2     | 9 28 27                          | 26 | 25 | 24 | 23  | 22                                         | 21    | 20   | 19   | 18    | 17   | 16           | 15   | 14   | 13   | 12  | 11  | 10  | 9   | 8    | 7    | 6    | 5   | 4    | 3    | 2     | 1  | 0   |
|             | STDHOSTHDR_VERSIONREG_REVISIONID |    |    |    |     |                                            |       |      |      | STD   | HOS  | 3THC         | DR_\ | /ER: | SION | NRE | G_C | ORE | PAR | ≀AM: | SCHI | ECK  | SUM | М    |      |       |    |     |

| Bits  | Field Name                                   | Description                                                                                                                 | Type | Reset    |
|-------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|----------|
| 31:24 | STDHOSTHDR_VERSIONREG_<br>REVISIONID         | The Revision Identifier field is a constant reporting the core generator revision number. Type: Constant. Reset value: 0x0. | R    | 0x00     |
| 23:0  | STDHOSTHDR_VERSIONREG_<br>COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved.                                                                            | R    | 0x000000 |

# Table 14-115. Register Call Summary for Register L3\_TARG\_STDHOSTHDR\_VERSIONREG

L3\_MAIN Interconnect

• L3\_MAIN TARG Register Summary and Description: [0] [1] [2] [3] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14]

## Table 14-116. L3\_TARG\_STDHOSTHDR\_MAINCTLREG

| Address Offset   | See Table 14-98.                         |                                 |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-98 to Table 14-111 Instance | See Table 14-98 to Table 14-111 |
| Description      |                                          |                                 |
| Туре             | RW                                       |                                 |
|                  |                                          |                                 |





| Bits | Field Name                    | Description                                                                                                                                                                                                                                                                                                                                                                 | Туре | Reset     |
|------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| 31:4 | RESERVED                      | Reserved                                                                                                                                                                                                                                                                                                                                                                    | R    | 0x0000000 |
| 3    | STDHOSTHDR_MAINCTLREG_<br>CM  | Reserved for internal testing. Must be set to 0. Type: Control. Reset value: 0x0.                                                                                                                                                                                                                                                                                           | R    | 0         |
| 2    | STDHOSTHDR_MAINCTLREG_<br>FLT | Asserted when a Fault condition is detected: if the unit includes Error Logging, Flt is asserted when the FltCnt register field indicates a Fault, and deasserted when FltCnt is reset. If no Error Logging is implemented, this bit becomes unit-dependent. In all cases, Flt bit and Flt pin (service network) have the same logical level. Type: Status. Reset value: X. | R    | 0         |
| 1    | RESERVED                      | Reserved                                                                                                                                                                                                                                                                                                                                                                    | R    | 0         |
| 0    | STDHOSTHDR_MAINCTLREG_<br>EN  | Sets the global core enable. Note: A disabled master does not generate any NTTP requests, and a disabled slave replies with an error packet to any request it receives. Type: Control. Reset value: 0x1.                                                                                                                                                                    | RW   | 1         |

#### Table 14-117. Register Call Summary for Register L3\_TARG\_STDHOSTHDR\_MAINCTLREG

L3\_MAIN Interconnect

• L3\_MAIN TARG Register Summary and Description: [0] [1] [2] [3] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14]

#### Table 14-118. L3\_TARG\_STDHOSTHDR\_NTTPADDR\_0

| Address Offset   | See Table 14-98.                         |                                 |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-98 to Table 14-111 Instance | See Table 14-98 to Table 14-111 |
| Description      |                                          |                                 |
| Туре             | R                                        |                                 |

| 3′ | 1 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3                     | 2 | 1 | 0 |
|----|-----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|-----------------------|---|---|---|
|    |     |    |    |    |    |    |    |    |    |    |    | RES |    |    |    |    |    |    |    |    |    |    |   |   |   | - |   |   | STDHOSTHDR_NTTPADDR_0 |   |   |   |

| Bits | Field Name            | Description                                            | Type | Reset     |
|------|-----------------------|--------------------------------------------------------|------|-----------|
| 31:7 | RESERVED              | Reserved                                               | R    | 0x0000000 |
| 6:0  | STDHOSTHDR_NTTPADDR_0 | Shows the Rx port address. Type: Control. Reset value: | R    | See (1)   |

<sup>(1)</sup> GPMC- 0xC; DMM\_P1 - 0x2; DSP1\_SDMA - 0x4; L4\_CFG - 0x14; DSP2\_SDMA - 0x5; MCASP1 - 0x1F; EVE1 - 0x7; EVE2 - 0x8; EVE3 - 0x9; EVE4 - 0xA; L4\_PER3\_P3 - 0x1; OCMC\_RAM1 - 0x24; IPU1 - 0x10; IPU2 - 0x11; BB2D - 0xB;GPU- 0xD; DMM\_P2 - 0x3; PRU- ICSS1 - 0x2A, PRU-ICSS2 -0x2B; IVA\_CONFIG - 0x12; OCMC\_RAM2 - 0x25; IVA\_SL2IF - 0x13; OCMC\_RAM3 - 0x26; L4\_PER1\_P1 - 0x16; L4\_WKUP - 0x1E; L4\_PER1\_P2 - 0x17; TPCC - 0x30; L4\_PER1\_P3 - 0x18; MMU1 - 0x22; L4\_PER2\_P1 - 0x18; L4\_PER2\_P2 - 0x42; L4\_PER2\_P3 - 0x1A; L4\_PER3\_P1 - 0x1B; L4\_PER3\_P2 - 0x1C; MMU2 - 0x23; DSS - 0x6; TPTC2 - 0x32; TPTC1 - 0x31; PCIE1 - 0x28; PCIE2 - 0x29; QSPI - 0x39; L3\_INSTR- 0x19; DEBUGSS - 0x41.

#### Table 14-119. Register Call Summary for Register L3\_TARG\_STDHOSTHDR\_NTTPADDR\_0

L3\_MAIN Interconnect

L3\_MAIN TARG Register Summary and Description: [0] [1] [2] [3] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14]



NOTE: ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.

## Table 14-120. L3\_TARG\_STDERRLOG\_SVRTSTDLVL

| Address Offset   | See Table 14-98.                         |                                 |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-98 to Table 14-111 Instance | See Table 14-98 to Table 14-111 |
| Description      |                                          |                                 |
| Туре             | RW                                       |                                 |

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 0                    |
|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|------------------------|
|   |   |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |   |   |   |   |   |   |   |   | STDERRLOG_SVRTSTDLVL_0 |

| Bits | Field Name             | Description                                                | Туре | Reset       |
|------|------------------------|------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED               | Reserved                                                   | R    | 0x0000 0000 |
| 1:0  | STDERRLOG_SVRTSTDLVL_0 | Severity level parameters Type: Control. Reset value: 0x2. | RW   | 0x2         |
|      |                        | 0x0: Error logging is disabled.                            |      |             |
|      |                        | 0x1: Errors are logged with severity level Error.          |      |             |
|      |                        | 0x2: Errors are logged with severity level Fault.          |      |             |

## Table 14-121. Register Call Summary for Register L3\_TARG\_STDERRLOG\_SVRTSTDLVL

#### L3\_MAIN Interconnect

- Severity Level of Standard and Custom Errors: [0]
- L3\_MAIN Interconnect Error Analysis Mode: [1]
- L3\_MAIN TARG Register Summary and Description: [2] [3] [4] [5] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16]



| Table 14-122. L3_TARG_STDERRLOG_SVRTCUSTOMLVL |
|-----------------------------------------------|
| See Table 14-98.                              |

Physical Address See Table 14-98 to Table 14-111 Instance See Table 14-98 to Table 14-111

Description

**Address Offset** 

**Type** RW

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 0                       |
|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---------------------------|
|   |   |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |   |   |   |   |   |   |   |   | STDERRLOG_SVRTCUSTOMLVL_0 |

| Bits | Field Name                 | Description                                                | Туре | Reset       |
|------|----------------------------|------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED                   | Reserved                                                   | R    | 0x0000 0000 |
| 1:0  | STDERRLOG_SVRTCUSTOML VL_0 | Severity level parameters Type: Control. Reset value: 0x2. | RW   | 0x2         |
|      |                            | 0x0: Error logging is disabled.                            |      |             |
|      |                            | 0x1: Errors are logged with severity level Error.          |      |             |
|      |                            | 0x2: Errors are logged with severity level Fault.          |      |             |

## Table 14-123. Register Call Summary for Register L3\_TARG\_STDERRLOG\_SVRTCUSTOMLVL

#### L3\_MAIN Interconnect

- Severity Level of Standard and Custom Errors: [0]
- L3\_MAIN TARG Register Summary and Description: [1] [2] [3] [4] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15]

## Table 14-124. L3\_TARG\_STDERRLOG\_MAIN

| Address Offset   | See Table 14-98.                         |                                 |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-98 to Table 14-111 Instance | See Table 14-98 to Table 14-111 |
| Description      |                                          |                                 |
| Туре             | RW                                       |                                 |





| Bits  | Field Name                   | Description                                                                                                                             | Туре | Reset  |
|-------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|--------|
| 31    | STDERRLOG_MAIN_CLRLOG        | Clears "Error Logging Valid" bit when written to 1. Type: Give_AutoCleared. Reset value: 0x0.                                           | RW   | 0      |
| 30:20 | RESERVED                     | Reserved                                                                                                                                | R    | 0x000  |
| 19    | STDERRLOG_MAIN_FLTCNT        | Asserted when at least one error with severity level FAULT is detected. Reset when written to 1. Type: Take. Reset value: 0x0.          | RW   | 0      |
| 18    | STDERRLOG_MAIN_ERRCNT        | Asserted when at least one error with severity level ERROR is detected. Reset when written to 1. Type: Take. Reset value: 0x0.          | RW   | 0      |
| 17:2  | RESERVED                     | Reserved                                                                                                                                | R    | 0x0000 |
| 1     | STDERRLOG_MAIN_ERRTYPE       | Indicates logging type. Type: Status. Reset value: X.                                                                                   | R    | 0      |
|       |                              | Read 0x0: Logged Error format is standard (header and necker recorded).                                                                 |      |        |
|       |                              | Read 0x1: Logged Error format is module dependent.<br>CustomInfo register(s) may be implemented to store<br>additional information.     |      |        |
| 0     | STDERRLOG_MAIN_ERRLOGV<br>LD | Error Logging Valid. Asserted when logging information is valid(indicates that an error has been logged). Type: Status. Reset value: X. | R    | 0      |

## Table 14-125. Register Call Summary for Register L3\_TARG\_STDERRLOG\_MAIN

#### L3\_MAIN Interconnect

- Severity Level of Standard and Custom Errors: [0]
- L3\_MAIN Interconnect Error Analysis Mode: [2] [3] [4] [5] [6] [7]
- L3\_MAIN TARG Register Summary and Description: [8] [9] [10] [11] [13] [14] [15] [16] [17] [18] [19] [20] [21] [22]

## Table 14-126. L3\_TARG\_STDERRLOG\_HDR

| Address Offset   | See Table 14-98.                         |                                 |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-98 to Table 14-111 Instance | See Table 14-98 to Table 14-111 |
| Description      |                                          |                                 |
| Туре             | R                                        |                                 |

| 3 | 31 | 30  | 29  | 28 | 27 | 26 | 25  | 24   | 23   | 22           | 21   | 20   | 19 | 18 | 17       | 16                                      | 15 | 14                         | 13 | 12 | 11                | 10 | 9        | 8 | 7                       | 6         | 5        | 4       | 3 | 2                    | 1 | 0 |
|---|----|-----|-----|----|----|----|-----|------|------|--------------|------|------|----|----|----------|-----------------------------------------|----|----------------------------|----|----|-------------------|----|----------|---|-------------------------|-----------|----------|---------|---|----------------------|---|---|
|   | RE | ESE | RVE | D  |    |    | STD | DERF | RLOG | <b>3</b> _Hℂ | DR_L | _EN1 |    |    | DESERVED | 7 1 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |    | STDERRIOG HDR STOPOESWRBSZ |    |    | STDERRLOG_HDR_ERR |    | RESERVED |   | STREED OF HUB BDESSIIDE | - AUT DO- | DESERVED | אהטהא א |   | STDERRIOG HOR OPCODE |   |   |

| Bits  | Field Name         | Description                                                                                                     | Type | Reset |
|-------|--------------------|-----------------------------------------------------------------------------------------------------------------|------|-------|
| 31:28 | RESERVED           | Reserved                                                                                                        | R    | 0x00  |
| 27:18 | STDERRLOG_HDR_LEN1 | This field contains the number of payload cell(s) minus one of the logged packet. Type: Status. Reset value: X. | R    | 0x00  |
| 17:16 | RESERVED           | Reserved                                                                                                        | R    | 0x0   |



| Bits  | Field Name                     | Description                                                                                                                 | Type | Reset |
|-------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-------|
| 15:12 | STDERRLOG_HDR_STOPOFS<br>WRPSZ | StopOfs or WrapSize field of the logged packet (meaning depends on Wrp bit of logged opcode). Type: Status. Reset value: X. | R    | 0x0   |
| 11    | STDERRLOG_HDR_ERR              | Err bit of the logged packet. Type: Status. Reset value: X.                                                                 | R    | 0     |
| 10:8  | RESERVED                       | Reserved                                                                                                                    | R    | 0x0   |
| 7:6   | STDERRLOG_HDR_PRESSUR<br>E     | Pressure field of the logged packet. Type: Status. Reset value: X.                                                          | R    | 0     |
| 5:4   | RESERVED                       | Reserved                                                                                                                    | R    | 0x0   |
| 3:0   | STDERRLOG_HDR_OPCODE           | Opcode of the logged packet. Type: Status. Reset value: X.                                                                  | R    | 0x0   |

# Table 14-127. Register Call Summary for Register L3\_TARG\_STDERRLOG\_HDR

#### L3\_MAIN Interconnect

- Severity Level of Standard and Custom Errors: [0]
- L3\_MAIN TARG Register Summary and Description: [2] [3] [4] [5] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16]

## Table 14-128. L3\_TARG\_STDERRLOG\_MSTADDR

| Address Offset   | See Table 14-98.                         |                                 |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-98 to Table 14-111 Instance | See Table 14-98 to Table 14-111 |
| Description      |                                          |                                 |
| Туре             | R                                        |                                 |

| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 5 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0   |
|-------------------------|-------------------------|----------------------|-------------------|
|                         | RESERVED                |                      | STDERRLOG_MSTADDR |

| Bits | Field Name        | Description                                                              | Туре | Reset    |
|------|-------------------|--------------------------------------------------------------------------|------|----------|
| 31:8 | RESERVED          | Reserved                                                                 | R    | 0x000000 |
| 7:0  | STDERRLOG_MSTADDR | Master Address field of the logged packet. Type: Status. Reset value: X. | R    | 0x00     |

## Table 14-129. Register Call Summary for Register L3\_TARG\_STDERRLOG\_MSTADDR

#### L3\_MAIN Interconnect

- Severity Level of Standard and Custom Errors: [0]
- L3\_MAIN TARG Register Summary and Description: [2] [3] [4] [5] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16]

# Table 14-130. L3\_TARG\_STDERRLOG\_SLVADDR

| Address Offset   | See Table 14-98.                         |                                 |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-98 to Table 14-111 Instance | See Table 14-98 to Table 14-111 |
| Description      |                                          |                                 |
| Туре             | R                                        |                                 |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19   | 18  | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5    | 4   | 3   | 2   | 1   | 0 |
|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|----|----|---|---|---|---|------|-----|-----|-----|-----|---|
|    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    |    |    |   |   |   | S | ΓDΕΙ | RRL | OG_ | SLV | ٩DD | R |

| Bits | Field Name        | Description                                                             | Type | Reset     |
|------|-------------------|-------------------------------------------------------------------------|------|-----------|
| 31:7 | RESERVED          | Reserved                                                                | R    | 0x0000000 |
| 6:0  | STDERRLOG_SLVADDR | Slave Address field of the logged packet. Type: Status. Reset value: X. | R    | 0x00      |



#### Table 14-131. Register Call Summary for Register L3\_TARG\_STDERRLOG\_SLVADDR

#### L3\_MAIN Interconnect

- Severity Level of Standard and Custom Errors: [0]
- L3\_MAIN TARG Register Summary and Description: [2] [3] [4] [5] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16]

## Table 14-132. L3\_TARG\_STDERRLOG\_INFO

| Address Offset   | See Table 14-98. |          |
|------------------|------------------|----------|
| Physical Address |                  | Instance |
| Description      |                  |          |
| Туре             | R                |          |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3    | 2    | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|-----|-----|------|------|---|---|
|    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   | S | TDE | RRL | .OG_ | INFO | ) |   |

| Bits | Field Name     | Description                                                    | Туре | Reset    |
|------|----------------|----------------------------------------------------------------|------|----------|
| 31:8 | RESERVED       | Reserved                                                       | R    | 0x000000 |
| 7:0  | STDERRLOG_INFO | Info field of the logged packet. Type: Status. Reset value: X. | R    | 0x00     |

### Table 14-133. Register Call Summary for Register L3\_TARG\_STDERRLOG\_INFO

#### L3\_MAIN Interconnect

- Severity Level of Standard and Custom Errors: [0]
- L3\_MAIN TARG Register Summary and Description: [2] [3] [4] [5] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16]

## Table 14-134. L3\_TARG\_STDERRLOG\_SLVOFSLSB

| Address Offset   | See Table 14-98.                         |                                 |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-98 to Table 14-111 Instance | See Table 14-98 to Table 14-111 |
| Description      |                                          |                                 |
| Туре             | R                                        |                                 |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17  | 16  | 15   | 14  | 13   | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|------|-----|-----|------|-----|------|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    | S  | STDE | RRI | OG. | _SL\ | /OF | SLSE | 3  |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name          | Description                                                                                                                 | Туре | Reset       |
|------|---------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-------------|
| 31:0 | STDERRLOG_SLVOFSLSB | LSB of the "slave offset" field, concatenated with "start offset" field of the logged packet. Type: Status. Reset value: X. | R    | 0x0000 0000 |

### Table 14-135. Register Call Summary for Register L3\_TARG\_STDERRLOG\_SLVOFSLSB

#### L3\_MAIN Interconnect

• L3\_MAIN TARG Register Summary and Description: [0] [1] [2] [3] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14]



|    |      |       |       |    |    |    |    | Tal | ble   | 14-   | 136  | . L3 | 3_T/ | 4R¢ | G_S | TDI | ERF  | RLC | G_ | SL\ | /OF | SM | SB |     |       |       |      |      |      |          |                |
|----|------|-------|-------|----|----|----|----|-----|-------|-------|------|------|------|-----|-----|-----|------|-----|----|-----|-----|----|----|-----|-------|-------|------|------|------|----------|----------------|
| Ad | ldre | ss O  | ffset |    |    |    |    | See | e Tal | ole 1 | 4-98 |      |      |     |     |     |      |     |    |     |     |    |    |     |       |       |      |      |      |          |                |
| Ph | ysi  | cal A | ddre  | SS |    |    |    | See | e Tal | ole 1 | 4-98 | to T | able | 14- | 111 | Ins | tanc | е   |    |     |     |    |    | See | e Tal | ole 1 | 4-98 | to T | able | 14-      | 111            |
| De | scr  | iptio | 1     |    |    |    |    |     |       |       |      |      |      |     |     |     |      |     |    |     |     |    |    |     |       |       |      |      |      |          |                |
| Ту | ре   |       |       |    |    |    |    | R   |       |       |      |      |      |     |     |     |      |     |    |     |     |    |    |     |       |       |      |      |      |          |                |
| 31 | 3(   | 0 20  | 20    | 27 | 26 | 25 | 24 | 22  | 22    | 21    | 20   | 10   | 10   | 17  | 16  | 15  | 1.1  | 12  | 12 | 11  | 10  | 9  | 8  | 7   | 6     | 5     | 4    | 3    | 2    | 1        | 0              |
| 31 | 31   | 0 29  | 20    | 21 | 20 | 25 | 24 | 23  | 22    | 21    | 20   | 19   | 10   | 17  | 10  | 15  | 14   | 13  | 12 | 11  | 10  | 9  | 0  |     | 0     | 3     | 4    | 3    |      | <u>'</u> | _              |
|    |      |       |       |    |    |    |    |     |       |       |      |      |      | RE  | SER | VED |      |     |    |     |     |    |    |     |       |       |      |      |      |          | RLOG_SLVOFSMSB |

| Bits | Field Name          | Description                                                                                                                                                                                                              | Туре | Reset       |
|------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------|
| 31:1 | RESERVED            | Reserved                                                                                                                                                                                                                 | R    | 0x0000 0000 |
| 0    | STDERRLOG_SLVOFSMSB | MSB of the "slave offset" field of the logged packet (according to NTTP packet format, this register field may exceed the actual "slave offset" size. Unused bits are stuck at 0, if any). Type: Status. Reset value: X. | R    | 0           |

# Table 14-137. Register Call Summary for Register L3\_TARG\_STDERRLOG\_SLVOFSMSB

#### L3\_MAIN Interconnect

• L3\_MAIN TARG Register Summary and Description: [0] [1] [2] [3] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14]

# Table 14-138. L3\_TARG\_STDERRLOG\_CUSTOMINFO\_INFO

| Address Offset   | See Table 14-98.                         |                                 |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-98 to Table 14-111 Instance | See Table 14-98 to Table 14-111 |
| Description      |                                          |                                 |
| Туре             | R                                        |                                 |

| 3′ | 3 | 0 29 | 9 2 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4                                     | 3                         | 2 | 1 | 0 |
|----|---|------|-----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---------------------------------------|---------------------------|---|---|---|
|    |   |      |     |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   |   |   | C C C C C C C C C C C C C C C C C C C | SIDERRIGG_COSTOMINFO_INFO |   |   |   |

| Bits | Field Name                    | Description                                                      | Type | Reset    |
|------|-------------------------------|------------------------------------------------------------------|------|----------|
| 31:8 | RESERVED                      | Reserved                                                         | R    | 0x000000 |
| 7:0  | STDERRLOG_CUSTOMINFO_I<br>NFO | Info field of the response packet. Type: Status. Reset value: X. | R    | 0x00     |



## Table 14-139. Register Call Summary for Register L3\_TARG\_STDERRLOG\_CUSTOMINFO\_INFO

#### L3\_MAIN Interconnect

- L3\_MAIN Interconnect Error Analysis Mode: [0]
- L3\_MAIN TARG Register Summary and Description: [1] [2] [3] [4] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15]

## Table 14-140. L3\_TARG\_STDERRLOG\_CUSTOMINFO\_MSTADDR

| Address Offset   | See Table 14-98.                         |                                 |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-98 to Table 14-111 Instance | See Table 14-98 to Table 14-111 |
| Description      |                                          |                                 |
| Туре             | R                                        |                                 |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 5 24 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4                             | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|------|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|-------------------------------|---|---|---|---|
|    |    |    |    |    |    |    |      |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   |   |   | STREED OF CLISTOMINED METADOB |   |   |   |   |

| Bits | Field Name                       | Description                                                         | Туре | Reset    |
|------|----------------------------------|---------------------------------------------------------------------|------|----------|
| 31:8 | RESERVED                         | Reserved                                                            | R    | 0x000000 |
| 7:0  | STDERRLOG_CUSTOMINFO_M<br>STADDR | MstAddr field of the response packet. Type: Status. Reset value: X. | R    | 0x00     |

# Table 14-141. Register Call Summary for Register L3\_TARG\_STDERRLOG\_CUSTOMINFO\_MSTADDR

#### L3\_MAIN Interconnect

- L3\_MAIN Interconnect Error Analysis Mode: [0]
- L3\_MAIN TARG Register Summary and Description: [1] [2] [3] [4] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15]



# Table 14-142. L3\_TARG\_STDERRLOG\_CUSTOMINFO\_OPCODE

Address Offset See Table 14-98.

Physical Address See Table 14-98 to Table 14-111 Instance See Table 14-98 to Table 14-111

Description

Type R

| ; | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 0                         |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----------------------------|
|   |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |   |   |   |   |   |   |   |   | STDERRLOG_CUSTOMINFO_OPCODE |

| Bits | Field Name                      | Description                                                  | Туре | Reset       |
|------|---------------------------------|--------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED                        | Reserved                                                     | R    | 0x0000 0000 |
| 1:0  | STDERRLOG_CUSTOMINFO_O<br>PCODE | Opcode of the response packet. Type: Status. Reset value: X. | R    | 0x0         |

# Table 14-143. Register Call Summary for Register L3\_TARG\_STDERRLOG\_CUSTOMINFO\_OPCODE

L3\_MAIN Interconnect

- L3\_MAIN Interconnect Error Analysis Mode: [0]
- L3\_MAIN TARG Register Summary and Description: [1] [2] [3] [4] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15]

#### Table 14-144. L3\_TARG\_ADDRSPACESIZELOG

| Address Offset   | See Table 14-98.                         |                                 |
|------------------|------------------------------------------|---------------------------------|
| Physical Address | See Table 14-98 to Table 14-111 Instance | See Table 14-98 to Table 14-111 |
| Description      |                                          |                                 |
| Туре             | RW                                       |                                 |
|                  |                                          |                                 |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18   | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2      | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|--------|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |     |      |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   | -0G    |   |   |
|    |    |    |    |    |    |    |    |    |    |    |    |     |      |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   | ESIZEI |   |   |
|    |    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    |    |   |   |   |   |   |   |   | ACE:   |   |   |
|    |    |    |    |    |    |    |    |    |    |    |    |     |      |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   | RSP,   |   |   |
|    |    |    |    |    |    |    |    |    |    |    |    |     |      |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   | ADD    |   |   |

| Bits | Field Name       | Description                                                                                             | Type | Reset     |
|------|------------------|---------------------------------------------------------------------------------------------------------|------|-----------|
| 31:5 | RESERVED         | Reserved                                                                                                | R    | 0x0000000 |
| 4:0  | ADDRSPACESIZELOG | The address space size is equal to 2**AddrSpaceSizeLog * 4K in bytes. Type: Control. Reset value: 0x1F. | RW   | 0x1F      |



#### Table 14-145. Register Call Summary for Register L3\_TARG\_ADDRSPACESIZELOG

L3\_MAIN Interconnect

• L3\_MAIN TARG Register Summary and Description: [0] [1] [2] [3] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14]

## 14.2.5.1.4 L3\_MAIN FLAGMUX Registers Summary and Description

## Table 14-146. FLAGMUX Instance Summary

| Module Name         | Base Address | Size |  |
|---------------------|--------------|------|--|
| CLK1_FLAGMUX_CLK1_1 | 0x4480 3500  | 4KiB |  |
| CLK1_FLAGMUX_CLK1_2 | 0x4480 3600  | 4KiB |  |
| CLK2_FLAGMUX_CLK2_1 | 0x4500 0200  | 4KiB |  |

# 14.2.5.1.4.1 L3\_MAIN FLAGMUX Registers Summary

## Table 14-147. FLAGMUX Registers Summary

| Register Name                        | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_FLAGMUX_C<br>LK1_1 L3_MAIN<br>Physical Address | CLK1_FLAGMUX_C<br>LK1_2 L3_MAIN<br>Physical Address | CLK2_FLAGMUX_CL<br>K2_1 L3_MAIN<br>Physical Address |
|--------------------------------------|------|-----------------------------|-------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|
| L3_FLAGMUX_STDHOSTHDR_CO<br>REREG    | R    | 32                          | 0x0000<br>0000    | 0x4480 3500                                         | 0x4480 3600                                         | 0x4500 0200                                         |
| L3_FLAGMUX_STDHOSTHDR_VE<br>RSIONREG | R    | 32                          | 0x0000<br>0004    | 0x4480 3504                                         | 0x4480 3604                                         | 0x4500 0204                                         |
| L3_FLAGMUX_MASK0                     | RW   | 32                          | 0x0000<br>8000    | 0x4480 3508                                         | 0x4480 3608                                         | 0x4500 0208                                         |
| L3_FLAGMUX_REGERR0                   | R    | 32                          | 0x0000<br>000C    | 0x4480 350C                                         | 0x4480 360C                                         | 0x4500 020C                                         |
| L3_FLAGMUX_MASK1                     | RW   | 32                          | 0x0000<br>0010    | 0x4480 3510                                         | 0x4480 3610                                         | 0x4500 0210                                         |
| L3_FLAGMUX_REGERR1                   | RW   | 32                          | 0x0000<br>0014    | 0x4480 3514                                         | 0x4480 3614                                         | 0x4500 0214                                         |

## 14.2.5.1.4.2 L3\_MAIN FLAGMUX Rebisters Description



# Table 14-148. L3\_FLAGMUX\_STDHOSTHDR\_COREREG

| Address Offset   | See Table 14-147                          |          |                                                                   |
|------------------|-------------------------------------------|----------|-------------------------------------------------------------------|
| Physical Address | 0x4480 3500<br>0x4480 3600<br>0x4500 0200 | Instance | CLK1_FLAGMUX_CLK1_1<br>CLK1_FLAGMUX_CLK1_2<br>CLK2_FLAGMUX_CLK2_1 |
| Description      |                                           |          |                                                                   |
| Туре             | R                                         |          |                                                                   |

| 31 | 30 | 29 | 28 | 27  | 26  | 25 | 24 | 23 | 3 22 | 21 | 20 | 19 18                       | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8    | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0                             |
|----|----|----|----|-----|-----|----|----|----|------|----|----|-----------------------------|----|----|----|----|----|----|----|----|-----|------|-----|---|---|---|---|---|---|-------------------------------|
|    |    |    | R  | ESE | RVE | ED |    |    |      |    |    | STDHOSTHDR_COREREG_CORECODE |    |    |    |    |    |    |    |    | RES | SER' | VED |   |   |   |   |   |   | STDHOSTHDR_COREREG_VENDORCODE |

| Bits  | Field Name                        | Description                                                                                                                  | Type | Reset  |
|-------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|--------|
| 31:22 | RESERVED                          | Reserved                                                                                                                     | R    | 0x000  |
| 21:16 | STDHOSTHDR_COREREG_CO<br>RECODE   | The Core Code field is a constant reporting a vendor-<br>specific core generator code. Type: Constant. Reset<br>value: 0x37. | R    | 0x37   |
| 15:1  | RESERVED                          | Reserved                                                                                                                     | R    | 0x0000 |
| 0     | STDHOSTHDR_COREREG_VE<br>NDORCODE | The Vendor Code field is a constant reporting the core generator vendor code. Type: Constant. Reset value: 0x1.              | R    | 1      |
|       |                                   | Read 0x0: Third-party vendor.                                                                                                |      |        |
|       |                                   | Read 0x1:                                                                                                                    |      |        |

# Table 14-149. Register Call Summary for Register L3\_FLAGMUX\_STDHOSTHDR\_COREREG

## L3\_MAIN Interconnect

• L3\_MAIN FLAGMUX Registers Summary and Description: [0]



Address Offset See Table 14-147

 Physical Address
 0x4480 3504
 Instance
 CLK1\_FLAGMUX\_CLK1\_1

 0x4480 3604
 CLK1\_FLAGMUX\_CLK1\_2

 0x4500 0204
 CLK2\_FLAGMUX\_CLK2\_1

Description

Type R

| 31 | 30 | 29 | 28                               | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15   | 14   | 13   | 12   | 11   | 10  | 9   | 8   | 7  | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|------|------|------|------|------|-----|-----|-----|----|-----|-----|---|---|---|---|---|
|    |    |    | STDHOSTHDR VERSIONREG REVISIONID |    |    |    |    |    |    |    |    |    |    |    |    | DR_V | /ERS | MOIG | IREC | 3_00 | ORE | PAR | AMS | сН | ECK | SUM |   |   |   |   |   |

| Bits  | Field Name                                   | Description                                                                                                                 | Type | Reset    |
|-------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|----------|
| 31:24 | STDHOSTHDR_VERSIONREG_<br>REVISIONID         | The Revision Identifier field is a constant reporting the core generator revision number. Type: Constant. Reset value: 0x0. | R    | 0x00     |
| 23:0  | STDHOSTHDR_VERSIONREG_<br>COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved.                                                                            | R    | 0x000000 |

## Table 14-151. Register Call Summary for Register L3\_FLAGMUX\_STDHOSTHDR\_VERSIONREG

L3\_MAIN Interconnect

- Flag Muxing: [0] [1]
- L3\_MAIN FLAGMUX Registers Summary and Description: [2]

#### Table 14-152. L3\_FLAGMUX\_MASK0

| Address Offset   | See Table 14-147           |          |                                         |
|------------------|----------------------------|----------|-----------------------------------------|
| Physical Address | 0x4480 3508<br>0x4480 3608 | Instance | CLK1_FLAGMUX_CLK1_1 CLK1_FLAGMUX_CLK1_2 |
|                  | 0x4500 0208                |          | CLK2_FLAGMUX_CLK2_1                     |

Description

Type RW

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | MASK | 0  |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits                | Field Name | Description                       | Туре | Reset   |
|---------------------|------------|-----------------------------------|------|---------|
| 31:0 <sup>(1)</sup> | MASK0      | Mask flag inputs 0 Type: Control. | RW   | See (2) |

<sup>(1)</sup> For CLK1\_1 bit field is [31:0]; for CLK1\_2 bit field is [22:0]; for CLK2 bit field is [3:0]

<sup>(2)</sup> Reset is 0xFFFFFFFF for CLK1\_1; reset is 0x7FFFFF for CLK1\_2; for CLK2 reset is 0xF



#### Table 14-153. Register Call Summary for Register L3\_FLAGMUX\_MASK0

#### L3\_MAIN Interconnect

- Flag Mux Time-out: [0]
- Flag Mux Error Logging: [1]
- L3\_MAIN Interconnect Error Analysis Mode: [2]
- L3\_MAIN FLAGMUX Registers Summary and Description: [3]

#### Table 14-154. L3\_FLAGMUX\_REGERR0

| Ac | ldres | s O   | fse  | t   |    |    |    | Se | e Ta                    | able | 14-1 | 47 |    |    |      |      |     |    |    |    |    |   |   |     |      |     |     |    |                       |   |   |
|----|-------|-------|------|-----|----|----|----|----|-------------------------|------|------|----|----|----|------|------|-----|----|----|----|----|---|---|-----|------|-----|-----|----|-----------------------|---|---|
| Ph | ysic  | al A  | ddre | ess |    |    |    | 0x | :448(<br>:448(<br>:450( | 0 36 | OC   |    |    |    | I    | nsta | nce |    |    |    |    |   |   | CLK | 1_FI | LAG | MUX | CL | _K1_<br>_K1_;<br>_K2_ | 2 |   |
| De | scri  | otior | 1    |     |    |    |    |    |                         |      |      |    |    |    |      |      |     |    |    |    |    |   |   |     |      |     |     |    |                       |   |   |
| Ту | ре    |       |      |     |    |    |    | R  |                         |      |      |    |    |    |      |      |     |    |    |    |    |   |   |     |      |     |     |    |                       |   |   |
|    |       |       |      |     |    |    |    |    |                         |      |      |    |    |    |      |      |     |    |    |    |    |   |   |     |      |     |     |    |                       |   |   |
| 31 | 30    | 29    | 28   | 27  | 26 | 25 | 24 | 23 | 22                      | 21   | 20   | 19 | 18 | 17 | 16   | 15   | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6    | 5   | 4   | 3  | 2                     | 1 | 0 |
|    |       |       |      |     |    |    |    |    |                         |      |      |    |    | RI | EGEF | RR0  |     |    |    |    |    |   |   |     |      |     |     |    |                       |   |   |

| Bits | Field Name | Description                                 | Туре | Reset   |
|------|------------|---------------------------------------------|------|---------|
| 31:0 | REGERR0    | Flag inputs 0 Type: Status. Reset value: X. | R    | 0x00000 |

#### Table 14-155. Register Call Summary for Register L3\_FLAGMUX\_REGERR0

#### L3\_MAIN Interconnect

- Flag Muxing: [0]
- Flag Mux Time-out: [1]
- Flag Mux Error Logging: [2]
- L3\_MAIN Interconnect Error Analysis Mode: [3] [4] [5]
- L3\_MAIN FLAGMUX Registers Summary and Description: [6]

#### Table 14-156. L3\_FLAGMUX\_MASK1

| Address Offset    | See Table 14-147                          |                                     |                                                                   |
|-------------------|-------------------------------------------|-------------------------------------|-------------------------------------------------------------------|
| Physical Address  | 0x4480 3510<br>0x4480 3610<br>0x4500 0210 | Instance                            | CLK1_FLAGMUX_CLK1_1<br>CLK1_FLAGMUX_CLK1_2<br>CLK2_FLAGMUX_CLK2_1 |
| Description       |                                           |                                     |                                                                   |
| Туре              | RW                                        |                                     |                                                                   |
|                   |                                           |                                     |                                                                   |
| 31 30 29 28 27 26 | 25 24 23 22 21 20 19 18 1                 | <mark>7 16</mark> 15 14 13 12 11 10 | 9 8 7 6 5 4 3 2 1 0                                               |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | MAS | SK1 |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits                | Field Name | Description                                    | Type | Reset   |
|---------------------|------------|------------------------------------------------|------|---------|
| 31:0 <sup>(1)</sup> | MASK1      | Mask flag inputs 1 Type: Control. Reset value: | RW   | See (2) |

<sup>(1)</sup> For CLK1\_1 bit field is [31:0]; for CLK1\_2 bit field is [22:0]; for CLK2 bit field is [3:0]

Reset is 0xFFFFFFF for CLK1\_1; reset is 0x7FFFFF for CLK1\_2; for CLK2 reset is 0xF



# Table 14-157. Register Call Summary for Register L3\_FLAGMUX\_MASK1

#### L3\_MAIN Interconnect

- Flag Mux Time-out: [0]
- Flag Mux Error Logging: [1]
- L3\_MAIN Interconnect Error Analysis Mode: [2]
- L3\_MAIN FLAGMUX Registers Summary and Description: [3]

# Table 14-158. L3\_FLAGMUX\_REGERR1

| Address Offset   | See Table 14-147                          |          |                                                                   |
|------------------|-------------------------------------------|----------|-------------------------------------------------------------------|
| Physical Address | 0x4480 3514<br>0x4480 3614<br>0x4500 0214 | Instance | CLK1_FLAGMUX_CLK1_1<br>CLK1_FLAGMUX_CLK1_2<br>CLK2_FLAGMUX_CLK2_1 |
| Description      |                                           |          |                                                                   |
| Туре             | R                                         |          |                                                                   |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | F  | REGI | ERR | 1  |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description                                 | Type | Reset   |
|------|------------|---------------------------------------------|------|---------|
| 31:0 | REGERR1    | Flag inputs 1 Type: Status. Reset value: X. | R    | 0x00000 |

#### Table 14-159. Register Call Summary for Register L3\_FLAGMUX\_REGERR1

#### L3\_MAIN Interconnect

- Flag Muxing: [0]
- Flag Mux Time-out: [1]
- Flag Mux Error Logging: [2]
- L3\_MAIN Interconnect Error Analysis Mode: [3] [4] [5]
- L3\_MAIN FLAGMUX Registers Summary and Description: [6]

#### 14.2.5.1.5 L3\_MAIN FLAGMUX CLK1MERGE Registers Summary and Description

## Table 14-160. Instance Summary

| Module Name            | Base Address | Size |
|------------------------|--------------|------|
| CLK1_FLAGMUX_CLK1MERGE | 0x4400 0000  | 4KiB |

## 14.2.5.1.5.1 L3\_MAIN FLAGMUX CLK1MERGE Registers Summary

### Table 14-161. FLAGMUX CLK1MERGE Registers Summary

| Register Name                                  | Туре | Register<br>Width (Bits) | Address Offset | CLK1_FLAGMUX_CLK1MERGE<br>L3_MAIN Physical Address |
|------------------------------------------------|------|--------------------------|----------------|----------------------------------------------------|
| L3_FLAGMUX_CLK1MERGE_STDHOSTH<br>DR_COREREG    | R    | 32                       | 0x0080 0400    | 0x4480 0400                                        |
| L3_FLAGMUX_CLK1MERGE_STDHOSTH<br>DR_VERSIONREG | R    | 32                       | 0x0080 0404    | 0x4480 0404                                        |
| L3_FLAGMUX_CLK1MERGE_MASK0                     | RW   | 32                       | 0x0080 0408    | 0x4480 0408                                        |
| L3_FLAGMUX_CLK1MERGE_REGERR0                   | R    | 32                       | 0x0080 040C    | 0x4480 040C                                        |
| L3_FLAGMUX_CLK1MERGE_MASK1                     | RW   | 32                       | 0x0080 0410    | 0x4480 0410                                        |
| L3_FLAGMUX_CLK1MERGE_REGERR1                   | R    | 32                       | 0x0080 0414    | 0x4480 0414                                        |



# 14.2.5.1.5.2 L3\_MAIN FLAGMUX CLK1MERGE Registers Description

# Table 14-162. L3\_FLAGMUX\_CLK1MERGE\_STDHOSTHDR\_COREREG

| Address Offset   | See Table 14-161. |          |                        |
|------------------|-------------------|----------|------------------------|
| Physical Address | 0x4480 0400       | Instance | CLK1_FLAGMUX_CLK1MERGE |
| Description      |                   |          |                        |
| Туре             | R                 |          |                        |

| Field Name                        | Description                                                                                                                  | Type                                                                                                                                                                                                                                                                                                                                                                        | Reset                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESERVED                          | Reserved                                                                                                                     | R                                                                                                                                                                                                                                                                                                                                                                           | 0x000                                                                                                                                                                                                                                                                                                                                                                       |
| STDHOSTHDR_COREREG_CO<br>RECODE   | The Core Code field is a constant reporting a vendor-<br>specific core generator code. Type: Constant. Reset<br>value: 0x37. | R                                                                                                                                                                                                                                                                                                                                                                           | 0x37                                                                                                                                                                                                                                                                                                                                                                        |
| RESERVED                          | Reserved                                                                                                                     | R                                                                                                                                                                                                                                                                                                                                                                           | 0x0000                                                                                                                                                                                                                                                                                                                                                                      |
| STDHOSTHDR_COREREG_VE<br>NDORCODE | The Vendor Code field is a constant reporting the core generator vendor code. Type: Constant. Reset value: 0x1.              | R                                                                                                                                                                                                                                                                                                                                                                           | 1                                                                                                                                                                                                                                                                                                                                                                           |
|                                   | Read 0x0: Third-party vendor.                                                                                                |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                             |
|                                   | Read 0x1:                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                             |
|                                   | RESERVED STDHOSTHDR_COREREG_CO RECODE  RESERVED STDHOSTHDR_COREREG_VE                                                        | RESERVED  Reserved  STDHOSTHDR_COREREG_CO RECODE  The Core Code field is a constant reporting a vendor-specific core generator code. Type: Constant. Reset value: 0x37.  RESERVED  Reserved  STDHOSTHDR_COREREG_VE NDORCODE  The Vendor Code field is a constant reporting the core generator vendor code. Type: Constant. Reset value: 0x1.  Read 0x0: Third-party vendor. | RESERVED Reserved R  STDHOSTHDR_COREREG_CO RECODE The Core Code field is a constant reporting a vendor-specific core generator code. Type: Constant. Reset value: 0x37.  RESERVED Reserved R  STDHOSTHDR_COREREG_VE NDORCODE The Vendor Code field is a constant reporting the core generator vendor code. Type: Constant. Reset value: 0x1.  Read 0x0: Third-party vendor. |

# Table 14-163. Register Call Summary for Register L3\_FLAGMUX\_CLK1MERGE\_STDHOSTHDR\_COREREG

#### L3\_MAIN Interconnect

• L3\_MAIN FLAGMUX CLK1MERGE Registers Summary and Description: [0]



# Table 14-164. L3\_FLAGMUX\_CLK1MERGE\_STDHOSTHDR\_VERSIONREG

Address Offset See Table 14-161.

Physical Address 0x4480 0404 Instance CLK1\_FLAGMUX\_CLK1MERGE

Description

**Type** R

| 31 | 30 | 29 | 28                               | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16   | 15   | 14    | 13   | 12   | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----------------------------------|----|----|----|----|----|----|----|----|----|-----|-----|------|------|-------|------|------|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|
|    |    |    | STDHOSTHDR VERSIONREG REVISIONID |    |    |    |    |    |    |    |    |    | STD | HOS | ЭТНЕ | DR_\ | /ER\$ | MOIS | NREC | 3_C | ORE | PAR | AMS | СНЕ | ECK | SUM |   |   |   |   |   |

| Bits  | Field Name                                   | Description                                                                                                                 | Type | Reset    |
|-------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|----------|
| 31:24 | STDHOSTHDR_VERSIONREG_<br>REVISIONID         | The Revision Identifier field is a constant reporting the core generator revision number. Type: Constant. Reset value: 0x0. | R    | 0x00     |
| 23:0  | STDHOSTHDR_VERSIONREG_<br>COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved.                                                                            | R    | 0x000000 |

# Table 14-165. Register Call Summary for Register L3\_FLAGMUX\_CLK1MERGE\_STDHOSTHDR\_VERSIONREG

# L3\_MAIN Interconnect

• L3\_MAIN FLAGMUX CLK1MERGE Registers Summary and Description: [0]

## Table 14-166. L3\_FLAGMUX\_CLK1MERGE\_MASK0

| Address Offset   | See Table 14-161. |          |                        |
|------------------|-------------------|----------|------------------------|
| Physical Address | 0x4480 0408       | Instance | CLK1_FLAGMUX_CLK1MERGE |
| Description      |                   |          |                        |
| Туре             | RW                |          |                        |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17    | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0        |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-------|----------|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | RESER | VED |    |    |    |    |    |    |   |   |   |   |   |   |   |   | MASKO | <u> </u> |

| Bits | Field Name | Description                                        | Туре | Reset |
|------|------------|----------------------------------------------------|------|-------|
| 31:2 | RESERVED   |                                                    | R    | 0x0   |
| 1:0  | MASK0      | Mask flag inputs 0 Type: Control. Reset value: 0x3 | RW   | 0x3   |



#### Table 14-167. Register Call Summary for Register L3\_FLAGMUX\_CLK1MERGE\_MASK0

## L3\_MAIN Interconnect

- Flag Muxing: [0]
- L3\_MAIN FLAGMUX CLK1MERGE Registers Summary and Description: [1]

### Table 14-168. L3\_FLAGMUX\_CLK1MERGE\_REGERR0

| Ad | dres  | s Of  | ffset | t   |    |    |    | Se | ee T | able | 14-1 | 61. |    |       |      |      |     |    |    |    |    |   |   |     |     |     |     |      |     |      |        |
|----|-------|-------|-------|-----|----|----|----|----|------|------|------|-----|----|-------|------|------|-----|----|----|----|----|---|---|-----|-----|-----|-----|------|-----|------|--------|
| Ph | ysic  | al A  | ddre  | ess |    |    |    | 0х | 448  | 0 04 | 0C   |     |    |       | lı   | nsta | nce |    |    |    |    |   |   | CLK | 1_F | LAG | MUX | (_CL | K1N | /IER | GE     |
| De | scrip | otior | 1     |     |    |    |    |    |      |      |      |     |    |       |      |      |     |    |    |    |    |   |   |     |     |     |     |      |     |      |        |
| Ту | ре    |       |       |     |    |    |    | R  |      |      |      |     |    |       |      |      |     |    |    |    |    |   |   |     |     |     |     |      |     |      |        |
|    |       |       |       |     |    |    |    |    |      |      |      |     |    |       |      |      |     |    |    |    |    |   |   |     |     |     |     |      |     |      |        |
| 31 | 30    | 29    | 28    | 27  | 26 | 25 | 24 | 23 | 22   | 21   | 20   | 19  | 18 | 17    | 16   | 15   | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5   | 4   | 3    | 2   | 1    | 0      |
|    |       |       |       |     |    |    |    |    |      |      |      |     |    |       |      |      |     |    |    |    |    |   |   |     |     |     |     |      |     | 6    | 2      |
|    |       |       |       |     |    |    |    |    |      |      |      |     |    | RESEF | RVED |      |     |    |    |    |    |   |   |     |     |     |     |      |     | 1    | EGERRO |
|    |       |       |       |     |    |    |    |    |      |      |      |     |    |       |      |      |     |    |    |    |    |   |   |     |     |     |     |      |     | {    | U<br>U |

|      |            |             |      | 2     |
|------|------------|-------------|------|-------|
|      |            |             |      |       |
| Bits | Field Name | Description | Tuna | Dooot |
| Dita | rieid Name | Description | Туре | Reset |

Flag inputs 0 Type: Control. Reset value: X

# Table 14-169. Register Call Summary for Register L3\_FLAGMUX\_CLK1MERGE\_REGERR0

#### L3\_MAIN Interconnect

REGERR0

1:0

- Flag Muxing: [0]
- L3\_MAIN FLAGMUX CLK1MERGE Registers Summary and Description: [1]

# Table 14-170. L3\_FLAGMUX\_CLK1MERGE\_MASK1

| Ad | dres  | s Of  | fset |    |    |    |    | See | e Tal | ole 1 | 4-16 | 1. |    |     |     |     |      |    |    |    |    |   |   |     |      |     |     |      |      |      |        |
|----|-------|-------|------|----|----|----|----|-----|-------|-------|------|----|----|-----|-----|-----|------|----|----|----|----|---|---|-----|------|-----|-----|------|------|------|--------|
| Ph | ysica | al Ac | ldre | ss |    |    |    | 0x4 | 1480  | 0410  | 0    |    |    |     |     | Ins | tanc | е  |    |    |    |   |   | CLI | <1_F | LAG | MU) | X_CI | _K1N | /IER | GE     |
| De | scrip | tion  |      |    |    |    |    |     |       |       |      |    |    |     |     |     |      |    |    |    |    |   |   |     |      |     |     |      |      |      |        |
| Ту | ре    |       |      |    |    |    |    | RW  | /     |       |      |    |    |     |     |     |      |    |    |    |    |   |   |     |      |     |     |      |      |      |        |
|    |       |       |      |    |    |    |    |     |       |       |      |    |    |     |     |     |      |    |    |    |    |   |   |     |      |     |     |      |      |      |        |
| 31 | 30    | 29    | 28   | 27 | 26 | 25 | 24 | 23  | 22    | 21    | 20   | 19 | 18 | 17  | 16  | 15  | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6    | 5   | 4   | 3    | 2    | 1    | 0      |
|    |       |       |      |    |    |    |    |     |       |       |      |    |    |     |     |     |      |    |    |    |    |   |   |     |      |     |     |      |      | 3    | AGK1   |
|    |       |       |      |    |    |    |    |     |       |       |      |    | R  | ESE | RVE | Đ   |      |    |    |    |    |   |   |     |      |     |     |      |      | {    | Y<br>Y |

| Bits | Field Name | Description                                        | Туре | Reset |
|------|------------|----------------------------------------------------|------|-------|
| 31:2 | RESERVED   |                                                    | R    | 0x0   |
| 1:0  | MASK1      | Mask flag inputs 0 Type: Control. Reset value: 0x3 | RW   | 0x3   |

## Table 14-171. Register Call Summary for Register L3\_FLAGMUX\_CLK1MERGE\_MASK1

#### L3\_MAIN Interconnect

- Flag Muxing: [0]
- L3\_MAIN FLAGMUX CLK1MERGE Registers Summary and Description: [1]

RW

0x0



| Address Of  | fset   |    |    |    | See  | Tab  | le 1 | 4-16 | 1. |    |    |     |      |          |    |    |    |    |          |   |                                                |      |     |      |      |      |         |
|-------------|--------|----|----|----|------|------|------|------|----|----|----|-----|------|----------|----|----|----|----|----------|---|------------------------------------------------|------|-----|------|------|------|---------|
| Physical Ac | Idress |    |    |    | 0x44 | 80 ( | 0414 | 4    |    |    |    |     | Inst | tanc     | е  |    |    |    |          |   | CL                                             | <1_F | LAC | SMU) | X_CL | _K1N | MERGE   |
| Description |        |    |    |    |      |      |      |      |    |    |    |     |      |          |    |    |    |    |          |   |                                                |      |     |      |      |      |         |
| Туре        |        |    |    |    | R    |      |      |      |    |    |    |     |      |          |    |    |    |    |          |   |                                                |      |     |      |      |      |         |
| 31 30 29    | 28 27  | 26 | 25 | 24 | 23   | 22   | 21   | 20   | 19 | 18 | 17 | 16  | 15   | 14       | 13 | 12 | 11 | 10 | 9        | 8 | 7                                              | 6    | 5   | 4    | 3    | 2    | 1 (     |
| 31 00 23    | 20 21  | 20 | 20 | 27 | 20   |      |      |      | 10 |    |    | RVE |      | <u> </u> | 10 | 12 |    | 10 | <u> </u> | 0 | <u>,                                      </u> |      |     |      |      |      | REGERR1 |

| Bits | Field Name | Description                                 | Type | Reset |
|------|------------|---------------------------------------------|------|-------|
| 31:2 | RESERVED   |                                             | R    | 0x0   |
| 1:0  | REGERR1    | Flag inputs 0 Type: Control. Reset value: X | RW   | 0x0   |

Table 14-173. Register Call Summary for Register L3\_FLAGMUX\_CLK1MERGE\_REGERR1

L3\_MAIN Interconnect

- Flag Muxing: [0]
- L3\_MAIN FLAGMUX CLK1MERGE Registers Summary and Description: [1]

## 14.2.5.1.6 L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description

## Table 14-174. FLAGMUX TIMEOUT Instance Summary

| Module Name           | Base Address | Size |
|-----------------------|--------------|------|
| CLK1_FLAGMUX_CLK1     | 0x4400 0000  | 4KiB |
| CLK2_FLAGMUX_CLK2 (1) | 0x4500 0000  | 4KiB |

<sup>(1)</sup> clk2\_flagmux\_clk2 refers to CLK2\_1 clock domain

# 14.2.5.1.6.1 L3\_MAIN FLAGMUX TIMEOUT Registers Summary

## Table 14-175. FLAGMUX Registers Summary

| Register Name                                 | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_FLAGMUX_CLK1<br>L3_MAIN Physical<br>Address | CLK2_FLAGMUX_CLK<br>2<br>L3_MAIN Physical<br>Address |
|-----------------------------------------------|------|-----------------------------|-------------------|--------------------------------------------------|------------------------------------------------------|
| L3_FLAGMUX_TIMEOUT_STDHOSTHDR<br>_COREREG     | R    | 32                          | 0x0000 0400       | N/A                                              | 0x4500 0400                                          |
| L3_FLAGMUX_TIMEOUT_STDHOSTHDR<br>_VERSIONREG  | R    | 32                          | 0x0000 0404       | N/A                                              | 0x4500 0404                                          |
| L3_FLAGMUX_TIMEOUT_MASK0                      | RW   | 32                          | 0x0000 0408       | N/A                                              | 0x4500 0408                                          |
| L3_FLAGMUX_TIMEOUT_REGERR0                    | R    | 32                          | 0x0000 040C       | N/A                                              | 0x4500 040C                                          |
| L3_FLAGMUX_TIMEOUT1_STDHOSTHD<br>R_COREREG    | R    | 32                          | 0x0080 5700       | 0x4480 5700                                      | N/A                                                  |
| L3_FLAGMUX_TIMEOUT1_STDHOSTHD<br>R_VERSIONREG | R    | 32                          | 0x0080 5704       | 0x4480 5704                                      | N/A                                                  |
| L3_FLAGMUX_TIMEOUT1_MASK0                     | RW   | 32                          | 0x0080 5708       | 0x4480 5708                                      | N/A                                                  |
| L3_FLAGMUX_TIMEOUT1_REGERR0                   | R    | 32                          | 0x0080 570C       | 0x4480 570C                                      | N/A                                                  |
| L3_FLAGMUX_TIMEOUT2_STDHOSTHD<br>R_COREREG    | R    | 32                          | 0x0080 5800       | 0x4480 5800                                      | N/A                                                  |



## Table 14-175. FLAGMUX Registers Summary (continued)

| Register Name                                 | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_FLAGMUX_CLK1<br>L3_MAIN Physical<br>Address | CLK2_FLAGMUX_CLK<br>2<br>L3_MAIN Physical<br>Address |
|-----------------------------------------------|------|-----------------------------|-------------------|--------------------------------------------------|------------------------------------------------------|
| L3_FLAGMUX_TIMEOUT2_STDHOSTHD<br>R_VERSIONREG | R    | 32                          | 0x0080 5804       | 0x4480 5804                                      | N/A                                                  |
| L3_FLAGMUX_TIMEOUT2_MASK0                     | RW   | 32                          | 0x0080 5808       | 0x4480 5808                                      | N/A                                                  |
| L3_FLAGMUX_TIMEOUT2_REGERR0                   | R    | 32                          | 0x0080 580C       | 0x4480 580C                                      | N/A                                                  |

# 14.2.5.1.6.2 L3\_MAIN FLAGMUX TIMEOUT Registers Description

## Table 14-176. L3\_FLAGMUX\_TIMEOUT\_STDHOSTHDR\_COREREG

| Address Offset   | See Table 14-175. |          |                   |
|------------------|-------------------|----------|-------------------|
| Physical Address | 0x4500 0400       | Instance | CLK2_FLAGMUX_CLK2 |
| Description      |                   |          |                   |
| Туре             | R                 |          |                   |

| 3 | 31 | 30 | 29 | 28 | 2  | 7 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 18                       | 17 | 16 | 15 | 14 | 13 | 12 | 1 | I 10 | 9  | 8   | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0                             |
|---|----|----|----|----|----|-------|----|----|----|----|----|----|-----------------------------|----|----|----|----|----|----|---|------|----|-----|-----|---|---|---|---|---|---|-------------------------------|
|   |    |    |    | R  | ES | BERVE | ED |    |    |    |    |    | STDHOSTHDR_COREREG_CORECODE |    |    |    |    |    |    |   |      | RE | SER | VED |   |   |   |   |   |   | STDHOSTHDR_COREREG_VENDORCODE |

| Bits  | Field Name                        | Description                                                                                                                 | Туре | Reset                |
|-------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|----------------------|
| 31:22 | RESERVED                          |                                                                                                                             | R    | 0bxx xxxx xxxx       |
| 21:16 | STDHOSTHDR_COREREG_CO<br>RECODE   | The Core Code field is a constantreporting a vendor-<br>specific core generator code. Type: Constant. Reset<br>value: 0x37. | R    | 0x37                 |
| 15:1  | RESERVED                          |                                                                                                                             | R    | Obxxx xxxx xxxx xxxx |
| 0     | STDHOSTHDR_COREREG_VE<br>NDORCODE | The Vendor Code field is a constantreporting the core generator vendor code. Type: Constant. Reset value: 0x1.              | R    | 1                    |
|       |                                   | Read 0x1:                                                                                                                   |      |                      |
|       |                                   | Read 0x0: Third-party vendor.                                                                                               |      |                      |

# Table 14-177. Register Call Summary for Register L3\_FLAGMUX\_TIMEOUT\_STDHOSTHDR\_COREREG

#### L3\_MAIN Interconnect

• L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description: [0]



# Table 14-178. L3\_FLAGMUX\_TIMEOUT\_STDHOSTHDR\_VERSIONREG

Address Offset See Table 14-175.

Physical Address 0x4500 0404 Instance CLK2\_FLAGMUX\_CLK2

Description

Type R

| 31 | 30 | 29 | 28                               | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17  | 16   | 1: | 5 14 | 13   | 1:  | 2 11 | 10   | 9   | 8    | 7    | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----------------------------------|----|----|----|----|----|----|----|----|-------|-----|------|----|------|------|-----|------|------|-----|------|------|-----|-----|---|---|---|---|---|
|    |    |    | STDHOSTHDR VERSIONREG REVISIONID |    |    |    |    |    |    |    |    | STE   | оно | онте | DR | ·VER | AOIG | NRI | EG_C | CORE | PAR | :AMS | SCHI | ECK | SUM |   |   |   |   |   |

| Bits  | Field Name                                   | Description                                                                                                                | Туре | Reset |
|-------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-------|
| 31:24 | STDHOSTHDR_VERSIONREG_<br>REVISIONID         | The Revision Identifier field is a constantreporting the core generator revision number. Type: Constant. Reset value: 0x0. | R    | 0x00  |
| 23:0  | STDHOSTHDR_VERSIONREG_<br>COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved.                                                                           | R    | 0x    |

# Table 14-179. Register Call Summary for Register L3\_FLAGMUX\_TIMEOUT\_STDHOSTHDR\_VERSIONREG

#### L3\_MAIN Interconnect

• L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description: [0]

## Table 14-180. L3\_FLAGMUX\_TIMEOUT\_MASK0

| Address Offset   | See Table 14-175. |          |                   |
|------------------|-------------------|----------|-------------------|
| Physical Address | 0x4500 0408       | Instance | CLK2_FLAGMUX_CLK2 |
| Description      |                   |          |                   |
| Туре             | RW                |          |                   |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0   |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-------|-----|
|    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |   |   |   |   |   |   |   |   | OXOVE | AON |

| Bits | Field Name | Description                                         | Type | Reset                          |
|------|------------|-----------------------------------------------------|------|--------------------------------|
| 31:2 | RESERVED   |                                                     | R    | Obxxx xxxx xxxx xxxx xxxx xxxx |
| 1:0  | MASK0      | mask flag inputs 0 Type: Control. Reset value: 0x0. | RW   | 0x3                            |



# Table 14-181. Register Call Summary for Register L3\_FLAGMUX\_TIMEOUT\_MASK0

#### L3\_MAIN Interconnect

- Flag Mux Time-out: [0] [1]
- L3\_MAIN Interconnect Error Analysis Mode: [2]
- L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description: [3]

#### Table 14-182. L3\_FLAGMUX\_TIMEOUT\_REGERR0

| Address Offset   | See Table 14-175. |          |                   |
|------------------|-------------------|----------|-------------------|
| Physical Address | 0x4500 040C       | Instance | CLK2_FLAGMUX_CLK2 |
| Description      |                   |          |                   |
| Туре             | R                 |          |                   |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0         |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|-----------|
|    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |   |   |   |   |   |   |   |   |   | EGEN<br>K |

| Bits | Field Name | Description                                 | Type | Reset                          |
|------|------------|---------------------------------------------|------|--------------------------------|
| 31:2 | RESERVED   |                                             | R    | Obxxx xxxx xxxx xxxx xxxx xxxx |
| 1:0  | REGERR0    | flag inputs 0 Type: Status. Reset value: X. | R    | 0bx xxxx                       |

# Table 14-183. Register Call Summary for Register L3\_FLAGMUX\_TIMEOUT\_REGERR0

# L3\_MAIN Interconnect

- Flag Mux Time-out: [0]
- L3\_MAIN Interconnect Error Analysis Mode: [1]
- L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description: [2]

### Table 14-184. L3\_FLAGMUX\_TIMEOUT1\_STDHOSTHDR\_COREREG

| Address Offset   | See Table 14-175. |          |                   |
|------------------|-------------------|----------|-------------------|
| Physical Address | 0x4480 5700       | Instance | CLK1_FLAGMUX_CLK1 |
| Description      |                   |          |                   |
| Туре             | R                 |          |                   |





| Bits  | Field Name                        | Description                                                                                                                 | Type | Reset                |
|-------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|----------------------|
| 31:22 | RESERVED                          |                                                                                                                             | R    | 0bxx xxxx xxxx       |
| 21:16 | STDHOSTHDR_COREREG_CO<br>RECODE   | The Core Code field is a constantreporting a vendor-<br>specific core generator code. Type: Constant. Reset<br>value: 0x37. | R    | 0x37                 |
| 15:1  | RESERVED                          |                                                                                                                             | R    | 0bxxx xxxx xxxx xxxx |
| 0     | STDHOSTHDR_COREREG_VE<br>NDORCODE | The Vendor Code field is a constantreporting the core generator vendor code. Type: Constant. Reset value: 0x1.              | R    | 1                    |
|       |                                   | Read 0x1:                                                                                                                   |      |                      |
|       |                                   | Read 0x0: Third-party vendor.                                                                                               |      |                      |

# Table 14-185. Register Call Summary for Register L3\_FLAGMUX\_TIMEOUT1\_STDHOSTHDR\_COREREG

#### L3\_MAIN Interconnect

• L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description: [0]

# Table 14-186. L3\_FLAGMUX\_TIMEOUT1\_STDHOSTHDR\_VERSIONREG

| Address Offset   | See Table 14-175. |          |                   |
|------------------|-------------------|----------|-------------------|
| Physical Address | 0x4480 5704       | Instance | CLK1_FLAGMUX_CLK1 |
| Description      |                   |          |                   |
| Туре             | R                 |          |                   |

| 31 | 30 | 29 | 28                               | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 1 | 8 | 17 | 16 | 1: | 5 14  | 13 | 1 | 12 1 | 1 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----------------------------------|----|----|----|----|----|----|----|----|------|---|----|----|----|-------|----|---|------|------|---|---|---|---|---|---|---|---|---|---|
|    | 30 |    | STDHOSTHDR VERSIONBEG REVISIONID |    |    |    | 2. |    |    |    |    |      |   |    |    |    | R_VER |    |   |      |      |   |   |   |   |   |   |   |   |   |   |

|   | Bits  | Field Name                                   | Description                                                                                                                | Туре | Reset |
|---|-------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-------|
| • | 31:24 | STDHOSTHDR_VERSIONREG_<br>REVISIONID         | The Revision Identifier field is a constantreporting the core generator revision number. Type: Constant. Reset value: 0x0. | R    | 0x00  |
|   | 23:0  | STDHOSTHDR_VERSIONREG_<br>COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved.                                                                           | R    | 0x    |

# Table 14-187. Register Call Summary for Register L3\_FLAGMUX\_TIMEOUT1\_STDHOSTHDR\_VERSIONREG

#### L3\_MAIN Interconnect

• L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description: [0]



#### Table 14-188. L3\_FLAGMUX\_TIMEOUT1\_MASK0

Address Offset See Table 14-175.

Physical Address 0x4480 5708 Instance CLK1\_FLAGMUX\_CLK1

Description

Type RW

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

MASKO

| Bits  | Field Name | Description                                         | Type | Reset                          |
|-------|------------|-----------------------------------------------------|------|--------------------------------|
| 31:30 | RESERVED   |                                                     | R    | Obxxx xxxx xxxx xxxx xxxx xxxx |
| 29:0  | MASK0      | mask flag inputs 0 Type: Control. Reset value: 0x0. | RW   | 0x3FFFFFF                      |

## Table 14-189. Register Call Summary for Register L3\_FLAGMUX\_TIMEOUT1\_MASK0

#### L3\_MAIN Interconnect

- Flag Mux Time-out: [0]
- L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description: [1]

#### Table 14-190. L3\_FLAGMUX\_TIMEOUT1\_REGERR0

| Address Offset   | See Table 14-175. |          |                   |
|------------------|-------------------|----------|-------------------|
| Physical Address | 0x4480 570C       | Instance | CLK1_FLAGMUX_CLK1 |
| Description      |                   |          |                   |
| Туре             | R                 |          |                   |

| 31 | 30 | 29  | 28   | 27  | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|-----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    | RES | SER\ | /ED |    |    |    |    |    |    |    |    |    |    |    |    |    | RE | GER | R0 |    |   |   |   |   |   |   |   |   |   |   |

| Bits  | Field Name | Description                                 | Туре | Reset                          |
|-------|------------|---------------------------------------------|------|--------------------------------|
| 31:25 | RESERVED   |                                             | R    | Obxxx xxxx xxxx xxxx xxxx xxxx |
| 24:0  | REGERR0    | flag inputs 0 Type: Status. Reset value: X. | R    | 0bx xxxx                       |

## Table 14-191. Register Call Summary for Register L3\_FLAGMUX\_TIMEOUT1\_REGERR0

#### L3\_MAIN Interconnect

- Flag Mux Time-out: [0]
- L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description: [1]

## Table 14-192. L3\_FLAGMUX\_TIMEOUT2\_STDHOSTHDR\_COREREG

| Address Offset   | See Table 14-175. |          |                   |
|------------------|-------------------|----------|-------------------|
| Physical Address | 0x4480 5800       | Instance | CLK1_FLAGMUX_CLK1 |
| Description      |                   |          |                   |
| Туре             | R                 |          |                   |



| 3 | 1 | 30 2 | 9 28 | 3  | 27 26 | 25 | 24 | 2 | 23 22 | 21 | 20 | 19 18                       | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8    | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0                             |
|---|---|------|------|----|-------|----|----|---|-------|----|----|-----------------------------|----|----|----|----|----|----|----|----|-----|------|-----|---|---|---|---|---|---|-------------------------------|
|   |   |      |      | RE | SERV  | ED |    |   |       |    |    | STDHOSTHDR_COREREG_CORECODE |    |    |    |    |    |    |    |    | RES | SER' | WED |   |   |   |   |   |   | STDHOSTHDR_COREREG_VENDORCODE |

| Bits  | Field Name                        | Description                                                                                                                 | Type | Reset                |
|-------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|----------------------|
| 31:22 | RESERVED                          |                                                                                                                             | R    | 0bxx xxxx xxxx       |
| 21:16 | STDHOSTHDR_COREREG_CO<br>RECODE   | The Core Code field is a constantreporting a vendor-<br>specific core generator code. Type: Constant. Reset<br>value: 0x37. | R    | 0x37                 |
| 15:1  | RESERVED                          |                                                                                                                             | R    | Obxxx xxxx xxxx xxxx |
| 0     | STDHOSTHDR_COREREG_VE<br>NDORCODE | The Vendor Code field is a constantreporting the core generator vendor code. Type: Constant. Reset value: 0x1.              | R    | 1                    |
|       |                                   | Read 0x1:                                                                                                                   |      |                      |
|       |                                   | Read 0x0: Third-party vendor.                                                                                               |      |                      |

# Table 14-193. Register Call Summary for Register L3\_FLAGMUX\_TIMEOUT2\_STDHOSTHDR\_COREREG

## L3\_MAIN Interconnect

• L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description: [0]

## Table 14-194. L3\_FLAGMUX\_TIMEOUT2\_STDHOSTHDR\_VERSIONREG

| Address Offset   | See Table 14-175. |          |                   |
|------------------|-------------------|----------|-------------------|
| Physical Address | 0x4480 5804       | Instance | CLK1_FLAGMUX_CLK1 |
| Description      |                   |          |                   |
| Туре             | R                 |          |                   |



| 31 | 30 | 29 | 28              | 27     | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 6 15  | 14 | 13 | 12 | 2 11 | 10 | 9 | 8 | 7    | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|-----------------|--------|----|----|----|----|----|----|----|-------|----|----|-------|----|----|----|------|----|---|---|------|-----|-----|---|---|---|---|---|
|    |    |    | REVISIONID      |        |    |    |    |    |    |    |    |       |    |    | HDR_V |    |    |    |      |    |   |   | SCHE | ECK | SUM |   |   |   |   |   |
|    |    |    | THDR VERSIONREG | ļ      |    |    |    |    |    |    |    |       |    |    |       |    |    |    |      |    |   |   |      |     |     |   |   |   |   |   |
|    |    |    | STDHOST         | )<br>) |    |    |    |    |    |    |    |       |    |    |       |    |    |    |      |    |   |   |      |     |     |   |   |   |   |   |

| Bits  | Field Name                                   | Description                                                                                                                | Туре | Reset |
|-------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-------|
| 31:24 | STDHOSTHDR_VERSIONREG_<br>REVISIONID         | The Revision Identifier field is a constantreporting the core generator revision number. Type: Constant. Reset value: 0x0. | R    | 0x00  |
| 23:0  | STDHOSTHDR_VERSIONREG_<br>COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved.                                                                           | R    | 0x    |

# Table 14-195. Register Call Summary for Register L3\_FLAGMUX\_TIMEOUT2\_STDHOSTHDR\_VERSIONREG

#### L3\_MAIN Interconnect

• L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description: [0]

## Table 14-196. L3\_FLAGMUX\_TIMEOUT2\_MASK0

| Address Offset   | See Table 14-175. |          |                   |
|------------------|-------------------|----------|-------------------|
| Physical Address | 0x4480 5808       | Instance | CLK1_FLAGMUX_CLK1 |
| Description      |                   |          |                   |
| Туре             | RW                |          |                   |

| 3 | 31 | 30 | 29 | 28 | 27  | 26   | 25  | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10   | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|-----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|---|---|---|---|---|---|---|---|---|---|
|   |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    |    |    |    |    |    |    |    | M  | IASK | 0 |   |   |   |   |   |   |   |   |   |

| Bits  | Field Name | Description                                         | Туре | Reset                          |
|-------|------------|-----------------------------------------------------|------|--------------------------------|
| 31:21 | RESERVED   |                                                     | R    | Obxxx xxxx xxxx xxxx xxxx xxxx |
| 20:0  | MASK0      | mask flag inputs 0 Type: Control. Reset value: 0x0. | RW   | 0x1FFFFFF                      |

### Table 14-197. Register Call Summary for Register L3\_FLAGMUX\_TIMEOUT2\_MASK0

#### L3\_MAIN Interconnect

- Flag Mux Time-out: [0] [1]
- L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description: [2]



# Table 14-198. L3\_FLAGMUX\_TIMEOUT2\_REGERR0

| Address Offset   | See Table 14-175. |          |                   |
|------------------|-------------------|----------|-------------------|
| Physical Address | 0x4480 580C       | Instance | CLK1_FLAGMUX_CLK1 |
| Description      |                   |          |                   |
| Туре             | R                 |          |                   |

| 31 | 30 | 29 | 28 | 27  | 26   | 25  | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|-----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|---|---|---|---|---|---|---|---|---|
|    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    |    |    |    |    |    |    |    | RE | GER | R0 |   |   |   |   |   |   |   |   |   |

| Bits  | Field Name | Description                                 | Type | Reset                          |
|-------|------------|---------------------------------------------|------|--------------------------------|
| 31:21 | RESERVED   |                                             | R    | Obxxx xxxx xxxx xxxx xxxx xxxx |
| 20:0  | REGERR0    | flag inputs 0 Type: Status. Reset value: X. | R    | 0bx xxxx                       |

## Table 14-199. Register Call Summary for Register L3\_FLAGMUX\_TIMEOUT2\_REGERR0

L3\_MAIN Interconnect

- Flag Mux Time-out: [0]
- L3\_MAIN FLAGMUX TIMEOUT Registers Summary and Description: [1]

## 14.2.5.1.7 L3\_MAIN BW Regulator Register Summary and Description

NOTE: ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.

## Table 14-200. BW\_REGULATOR Instance Summary

| Module Name                   | Base Address | Size |
|-------------------------------|--------------|------|
| CLK1_2_MMU2_BW_REGULATOR      | 0x4480 3B00  | 4KiB |
| CLK1_2_EVE1_TC0_BW_REGULATOR  | 0x4480 4200  | 4KiB |
| CLK1_2_EVE2_TC0_BW_REGULATOR  | 0x4480 4300  | 4KiB |
| CLK1_2_EVE3_TC0_BW_REGULATOR  | 0x4480 4400  | 4KiB |
| CLK1_2_EVE4_TC0_BW_REGULATOR  | 0x4480 4500  | 4KiB |
| CLK1_2_EVE1_TC1_BW_REGULATOR  | 0x4480 4600  | 4KiB |
| CLK1_2_EVE2_TC1_BW_REGULATOR  | 0x4480 4700  | 4KiB |
| CLK1_2_EVE3_TC1_BW_REGULATOR  | 0x4480 4800  | 4KiB |
| CLK1_2_EVE4_TC1_BW_REGULATOR  | 0x4480 4900  | 4KiB |
| CLK1_2_DSP2_EDMA_BW_REGULATOR | 0x4480 4A00  | 4KiB |
| CLK1_2_DSP1_EDMA_BW_REGULATOR | 0x4480 4B00  | 4KiB |
| CLK1_2_DSP1_MDMA_BW_REGULATOR | 0x4480 4C00  | 4KiB |
| CLK1_2_DSP2_MDMA_BW_REGULATOR | 0x4480 4D00  | 4KiB |
| CLK1_2_IVA_BW_REGULATOR       | 0x4480 5000  | 4KiB |
| CLK1_2_GPU_P1_BW_REGULATOR    | 0x4480 5200  | 4KiB |
| CLK1_2_GPU_P2_BW_REGULATOR    | 0x4480 5300  | 4KiB |
| CLK1_2_BB2D_P1_BW_REGULATOR   | 0x4480 4E00  | 4KiB |
| CLK1_2_BB2D_P2_BW_REGULATOR   | 0x4480 5100  | 4KiB |
| CLK1_2_PCIESS2_BW_REGULATOR   | 0x4480 5400  | 4KiB |
| CLK1_2_PCIESS1_BW_REGULATOR   | 0x4480 5500  | 4KiB |
| CLK1_2_GMAC_SW_BW_REGULATOR   | 0x4480 5600  | 4KiB |



## 14.2.5.1.7.1 L3\_MAIN BW\_REGULATOR Register Summary

## Table 14-201. BW\_REGULATOR Register Summary

| Register Name                         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_2_MMU2_BW_REGUL<br>ATOR L3_MAIN Physical<br>Address |
|---------------------------------------|------|-----------------------------|-------------------|----------------------------------------------------------|
| L3_BW_REGULATOR_STDHOSTHDR_COREREG    | R    | 32                          | 0x0000 0000       | 0x4480 3B00                                              |
| L3_BW_REGULATOR_STDHOSTHDR_VERSIONREG | R    | 32                          | 0x0000 0004       | 0x4480 3B04                                              |
| L3_BW_REGULATOR_BANDWIDTH             | RW   | 32                          | 0x0000 0008       | 0x4480 3B08                                              |
| L3_BW_REGULATOR_WATERMARK             | RW   | 32                          | 0x0000 000C       | 0x4480 3B0C                                              |
| L3_BW_REGULATOR_PRESS                 | R    | 32                          | 0x0000 0010       | 0x4480 3B10                                              |
| L3_BW_REGULATOR_CLEARHISTORY          | RW   | 32                          | 0x0000 0014       | 0x4480 3B14                                              |

## Table 14-202. BW\_REGULATOR Register Summary

| Register Name                             | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_2_EVE3_TC0<br>_BW_REGULATOR<br>L3_MAIN Physical<br>Address | CLK1_2_EVE4_<br>TC0_BW_REG<br>ULATOR<br>L3_MAIN<br>Physical<br>Address | CLK1_2_EVE1_TC0<br>_BW_REGULATOR<br>L3_MAIN Physical<br>Address |
|-------------------------------------------|------|-----------------------------|-------------------|-----------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------|
| L3_BW_REGULATOR_STDHO<br>STHDR_COREREG    | R    | 32                          | 0x0000<br>0000    | 0x4480 4400                                                     | 0x4480 4500                                                            | 0x4480 4200                                                     |
| L3_BW_REGULATOR_STDHO<br>STHDR_VERSIONREG | R    | 32                          | 0x0000<br>0004    | 0x4480 4404                                                     | 0x4480 4504                                                            | 0x4480 4204                                                     |
| L3_BW_REGULATOR_BANDW IDTH                | RW   | 32                          | 0x0000<br>0008    | 0x4480 4408                                                     | 0x4480 4508                                                            | 0x4480 4208                                                     |
| L3_BW_REGULATOR_WATER MARK                | RW   | 32                          | 0x0000<br>000C    | 0x4480 440C                                                     | 0x4480 450C                                                            | 0x4480 420C                                                     |
| L3_BW_REGULATOR_PRESS                     | R    | 32                          | 0x0000<br>0010    | 0x4480 4410                                                     | 0x4480 4510                                                            | 0x4480 4210                                                     |
| L3_BW_REGULATOR_CLEAR<br>HISTORY          | RW   | 32                          | 0x0000<br>0014    | 0x4480 4414                                                     | 0x4480 4514                                                            | 0x4480 4214                                                     |

# Table 14-203. BW\_REGULATOR Register Summary

| Register Name                             | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_2_EVE2_TC0<br>_BW_REGULATOR<br>L3_MAIN Physical<br>Address | CLK1_2_EVE1_T<br>C1_BW_REGUL<br>ATOR L3_MAIN<br>Physical<br>Address | CLK1_2_EVE2_TC1<br>_BW_REGULATOR<br>L3_MAIN Physical<br>Address |
|-------------------------------------------|------|-----------------------------|-------------------|-----------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------|
| L3_BW_REGULATOR_STDHO<br>STHDR_COREREG    | R    | 32                          | 0x0000<br>0000    | 0x4480 4300                                                     | 0x4480 4600                                                         | 0x4480 4700                                                     |
| L3_BW_REGULATOR_STDHO<br>STHDR_VERSIONREG | R    | 32                          | 0x0000<br>0004    | 0x4480 4304                                                     | 0x4480 4604                                                         | 0x4480 4704                                                     |
| L3_BW_REGULATOR_BANDW IDTH                | RW   | 32                          | 0x0000<br>8000    | 0x4480 4308                                                     | 0x4480 4608                                                         | 0x4480 4708                                                     |
| L3_BW_REGULATOR_WATER MARK                | RW   | 32                          | 0x0000<br>000C    | 0x4480 430C                                                     | 0x4480 460C                                                         | 0x4480 470C                                                     |
| L3_BW_REGULATOR_PRESS                     | R    | 32                          | 0x0000<br>0010    | 0x4480 4310                                                     | 0x4480 4610                                                         | 0x4480 4710                                                     |
| L3_BW_REGULATOR_CLEAR<br>HISTORY          | RW   | 32 0x0000<br>0014           |                   | 0x4480 4314                                                     | 0x4480 4614                                                         | 0x4480 4714                                                     |



## Table 14-204. BW\_REGULATOR Register Summary

| Register Name                             | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_2_DSP2_EDMA<br>_BW_REGULATOR<br>L3_MAIN Physical<br>Address | CLK1_2_DSP1_<br>EDMA_BW_REG<br>ULATOR<br>L3_MAIN<br>Physical<br>Address | CLK1_2_DSP1_MD<br>MA_BW_REGULAT<br>OR L3_MAIN<br>Physical Address |
|-------------------------------------------|------|-----------------------------|-------------------|------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------|
| L3_BW_REGULATOR_STDHO<br>STHDR_COREREG    | R    | 32                          | 0x0000<br>0000    | 0x4480 4A00                                                      | 0x4480 4B00                                                             | 0x4480 4C00                                                       |
| L3_BW_REGULATOR_STDHO<br>STHDR_VERSIONREG | R    | 32                          | 0x0000<br>0004    | 0x4480 4A04                                                      | 0x4480 4B04                                                             | 0x4480 4C04                                                       |
| L3_BW_REGULATOR_BANDW IDTH                | RW   | 32                          | 0x0000<br>0008    | 0x4480 4A08                                                      | 0x4480 4B08                                                             | 0x4480 4C08                                                       |
| L3_BW_REGULATOR_WATER MARK                | RW   | 32                          | 0x0000<br>000C    | 0x4480 4A0C                                                      | 0x4480 4B0C                                                             | 0x4480 4C0C                                                       |
| L3_BW_REGULATOR_PRESS                     | R    | 32                          | 0x0000<br>0010    | 0x4480 4A10                                                      | 0x4480 4B10                                                             | 0x4480 4C10                                                       |
| L3_BW_REGULATOR_CLEAR<br>HISTORY          | RW   | 32                          | 0x0000<br>0014    | 0x4480 4A14                                                      | 0x4480 4B14                                                             | 0x4480 4C14                                                       |

## Table 14-205. BW\_REGULATOR Register Summary

| Register Name                             | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_2_DSP2_MDM<br>A_BW_REGULATOR<br>L3_MAIN Physical<br>Address | CLK1_2_EVE3_T<br>C1_BW_REGUL<br>ATOR L3_MAIN<br>Physical<br>Address | CLK1_2_IVA_BW_<br>REGULATOR<br>L3_MAIN Physical<br>Address |
|-------------------------------------------|------|-----------------------------|-------------------|------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------|
| L3_BW_REGULATOR_STDHO<br>STHDR_COREREG    | R    | 32                          | 0x0000<br>0000    | 0x4480 4D00                                                      | 0x4480 4800                                                         | 0x4480 5000                                                |
| L3_BW_REGULATOR_STDHO<br>STHDR_VERSIONREG | R    | 32                          | 0x0000<br>0004    | 0x4480 4D04                                                      | 0x4480 4804                                                         | 0x4480 5004                                                |
| L3_BW_REGULATOR_BANDWIDTH                 | RW   | 32                          | 0x0000<br>0008    | 0x4480 4D08                                                      | 0x4480 4808                                                         | 0x4480 5008                                                |
| L3_BW_REGULATOR_WATER MARK                | RW   | 32                          | 0x0000<br>000C    | 0x4480 4D0C                                                      | 0x4480 480C                                                         | 0x4480 500C                                                |
| L3_BW_REGULATOR_PRESS                     | R    | 32                          | 0x0000<br>0010    | 0x4480 4D10                                                      | 0x4480 4810                                                         | 0x4480 5010                                                |
| L3_BW_REGULATOR_CLEAR<br>HISTORY          | RW   | 32 0x0000<br>0014           |                   | 0x4480 4D14                                                      | 0x4480 4814                                                         | 0x4480 5014                                                |

## Table 14-206. BW\_REGULATOR Register Summary

| Register Name                             | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_2_EVE4_TC1_<br>BW_REGULATOR<br>L3_MAIN Physical<br>Address | CLK1_2_GPU_P<br>1_BW_REGULA<br>TOR L3_MAIN<br>Physical<br>Address | CLK1_2_GPU_P2_B<br>W_REGULATOR<br>L3_MAIN Physical<br>Address |
|-------------------------------------------|------|-----------------------------|-------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------|
| L3_BW_REGULATOR_STDH<br>OSTHDR_COREREG    | R    | 32                          | 0x0000<br>0000    | 0x4480 4900                                                     | 0x4480 5200                                                       | 0x4480 5300                                                   |
| L3_BW_REGULATOR_STDH<br>OSTHDR_VERSIONREG | R    | 32                          | 0x0000<br>0004    | 0x4480 4904                                                     | 0x4480 5204                                                       | 0x4480 5304                                                   |
| L3_BW_REGULATOR_BAND<br>WIDTH             | RW   | 32                          | 0x0000<br>8000    | 0x4480 4908                                                     | 0x4480 5208                                                       | 0x4480 5308                                                   |
| L3_BW_REGULATOR_WATE RMARK                | RW   | 32                          | 0x0000<br>000C    | 0x4480 490C                                                     | 0x4480 520C                                                       | 0x4480 530C                                                   |
| L3_BW_REGULATOR_PRES S                    | R    | 32                          | 0x0000<br>0010    | 0x4480 4910                                                     | 0x4480 5210                                                       | 0x4480 5310                                                   |
| L3_BW_REGULATOR_CLEA<br>RHISTORY          | RW   | 32                          | 0x0000<br>0014    | 0x4480 4914                                                     | 0x4480 5214                                                       | 0x4480 5314                                                   |



## Table 14-207. BW\_REGULATOR Register Summary

| Register Name                             | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_2_BB2D_P1_<br>BW_REGULATOR<br>L3_MAIN Physical<br>Address | CLK1_2_BB2D_<br>P2_BW_REGUL<br>ATOR L3_MAIN<br>Physical<br>Address | CLK1_2_PCIESS2_<br>BW_REGULATOR<br>L3_MAIN Physical<br>Address |
|-------------------------------------------|------|-----------------------------|-------------------|----------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------|
| L3_BW_REGULATOR_STDHO<br>STHDR_COREREG    | R    | 32                          | 0x0000<br>0000    | 0x4480 4E00                                                    | 0x4480 5100                                                        | 0x4480 5400                                                    |
| L3_BW_REGULATOR_STDHO<br>STHDR_VERSIONREG | R    | 32                          | 0x0000<br>0004    | 0x4480 4E04                                                    | 0x4480 5104                                                        | 0x4480 5404                                                    |
| L3_BW_REGULATOR_BANDWIDTH                 | RW   | 32                          | 0x0000<br>8000    | 0x4480 4E08                                                    | 0x4480 5108                                                        | 0x4480 5408                                                    |
| L3_BW_REGULATOR_WATER MARK                | RW   | 32                          | 0x0000<br>000C    | 0x4480 4E0C                                                    | 0x4480 510C                                                        | 0x4480 540C                                                    |
| L3_BW_REGULATOR_PRESS                     | R    | 32                          | 0x0000<br>0010    | 0x4480 4E10                                                    | 0x4480 5110                                                        | 0x4480 5410                                                    |
| L3_BW_REGULATOR_CLEAR<br>HISTORY          | RW   | 32                          | 0x0000<br>0014    | 0x4480 4E14                                                    | 0x4480 5114                                                        | 0x4480 5414                                                    |

# Table 14-208. BW\_REGULATOR Register Summary

| Register Name                             | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | CLK1_2_PCIESS1_B<br>W_REGULATOR<br>L3_MAIN Physical<br>Address | CLK1_2_GMAC_SW_B<br>W_REGULATOR<br>L3_MAIN Physical<br>Address |
|-------------------------------------------|------|-----------------------------|-------------------|----------------------------------------------------------------|----------------------------------------------------------------|
| L3_BW_REGULATOR_STDHOSTHDR_<br>COREREG    | R    | 32                          | 0x0000 0000       | 0x4480 5500                                                    | 0x4480 5600                                                    |
| L3_BW_REGULATOR_STDHOSTHDR_V<br>ERSIONREG | R    | 32                          | 0x0000 0004       | 0x4480 5504                                                    | 0x4480 5604                                                    |
| L3_BW_REGULATOR_BANDWIDTH                 | RW   | 32                          | 8000 0000x0       | 0x4480 5508                                                    | 0x4480 5608                                                    |
| L3_BW_REGULATOR_WATERMARK                 | RW   | 32                          | 0x0000 000C       | 0x4480 550C                                                    | 0x4480 560C                                                    |
| L3_BW_REGULATOR_PRESS                     | R    | 32                          | 0x0000 0010       | 0x4480 5510                                                    | 0x4480 5610                                                    |
| L3_BW_REGULATOR_CLEARHISTORY              | RW   | 32                          | 0x0000 0014       | 0x4480 5514                                                    | 0x4480 5614                                                    |

# 14.2.5.1.7.2 L3\_MAIN BW\_REGULATOR Register Description



# Table 14-209. L3\_BW\_REGULATOR\_STDHOSTHDR\_COREREG

| Address Offset                   | See Table 14-201 to Table 208 | 14-      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------------|-------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address Offset  Physical Address |                               | Instance | CLK1_2_MMU2_BW_REGULAT OR CLK1_2_EVE3_TC0_BW_REGULATOR CLK1_2_EVE4_TC0_BW_REGULATOR CLK1_2_EVE1_TC0_BW_REGULATOR CLK1_2_EVE2_TC0_BW_REGULATOR CLK1_2_EVE2_TC1_BW_REGULATOR CLK1_2_EVE2_TC1_BW_REGULATOR CLK1_2_EVE2_TC1_BW_REGULATOR CLK1_2_DSP1_EDMA_BW_REGULATOR CLK1_2_DSP1_EDMA_BW_REGULATOR CLK1_2_DSP1_MDMA_BW_REGULATOR CLK1_2_DSP1_MDMA_BW_REGULATOR CLK1_2_DSP1_MDMA_BW_REGULATOR CLK1_2_EVE3_TC1_BW_REGULATOR CLK1_2_EVE3_TC1_BW_REGULATOR CLK1_2_EVE4_TC1_BW_REGULATOR CLK1_2_EVE4_TC1_BW_REGULATOR CLK1_2_GPU_P1_BW_REGULATOR CLK1_2_GPU_P1_BW_REGULATOR CLK1_2_GPU_P2_BW_REGULATOR CLK1_2_BB2D_P1_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR |
|                                  |                               |          | ATOR<br>CLK1_2_GMAC_SW_BW_REGI<br>LATOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

#### Description

Type R





| Bits  | Field Name                        | Description                                                                                                                  | Type | Reset  |
|-------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|--------|
| 31:22 | RESERVED                          | Reserved                                                                                                                     | R    | 0x000  |
| 21:16 | STDHOSTHDR_COREREG_CO<br>RECODE   | The Core Code field is a constant reporting a vendor-<br>specific core generator code. Type: Constant. Reset<br>value: 0x31. | R    | 0x31   |
| 15:1  | RESERVED                          | Reserved                                                                                                                     | R    | 0x0000 |
| 0     | STDHOSTHDR_COREREG_VE<br>NDORCODE | The Vendor Code field is a constant reporting the core generator vendor code. Type: Constant. Reset value: 0x1.              | R    | 1      |
|       |                                   | Read 0x0: Third-party vendor.                                                                                                |      |        |
|       |                                   | Read 0x1:                                                                                                                    |      |        |

#### Table 14-210. Register Call Summary for Register L3\_BW\_REGULATOR\_STDHOSTHDR\_COREREG

<sup>•</sup> L3\_MAIN BW Regulator Register Summary and Description: [0] [1] [2] [3] [4] [5] [6] [7]



# Table 14-211. L3\_BW\_REGULATOR\_STDHOSTHDR\_VERSIONREG

|                  |                                                                                                                                                                                                                                              | _        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address Offset   | See Table 14-201 to Ta<br>208                                                                                                                                                                                                                | ble 14-  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Physical Address | 0x4480 3B04<br>0x4480 4404<br>0x4480 4504<br>0x4480 4204<br>0x4480 4304<br>0x4480 4704<br>0x4480 4A04<br>0x4480 4B04<br>0x4480 4D04<br>0x4480 5004<br>0x4480 5004<br>0x4480 5204<br>0x4480 5304<br>0x4480 5304<br>0x4480 5504<br>0x4480 5504 | Instance | CLK1_2_MMU2_BW_REGULAT OR CLK1_2_EVE3_TC0_BW_REGU LATOR CLK1_2_EVE4_TC0_BW_REGU LATOR CLK1_2_EVE1_TC0_BW_REGU LATOR CLK1_2_EVE2_TC0_BW_REGU LATOR CLK1_2_EVE1_TC1_BW_REGU LATOR CLK1_2_EVE2_TC1_BW_REGU LATOR CLK1_2_DSP2_EDMA_BW_RE GULATOR CLK1_2_DSP1_EDMA_BW_RE GULATOR CLK1_2_DSP1_MDMA_BW_RE GULATOR CLK1_2_DSP2_MDMA_BW_RE GULATOR CLK1_2_DSP2_MDMA_BW_RE GULATOR CLK1_2_DSP2_MDMA_BW_RE GULATOR CLK1_2_EVE3_TC1_BW_REGU LATOR CLK1_2_EVE4_TC1_BW_REGU LATOR CLK1_2_EVE4_TC1_BW_REGU LATOR CLK1_2_GPU_P1_BW_REGULA TOR CLK1_2_GPU_P2_BW_REGULA TOR CLK1_2_BB2D_P1_BW_REGUL ATOR CLK1_2_BB2D_P1_BW_REGUL ATOR CLK1_2_BB2D_P2_BW_REGUL ATOR CLK1_2_BB2D_P2_BW_REGUL ATOR CLK1_2_PCIESS1_BW_REGUL ATOR CLK1_2_PCIESS1_BW_REGUL ATOR CLK1_2_GMAC_SW_BW_REGUL ATOR CLK1_2_GMAC_SW_BW_REGUL ATOR |
| Description      |                                                                                                                                                                                                                                              |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

## Description

Type R

| 31 | 30 | 29 | 28                               | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16   | 15   | 14    | 13   | 12   | 11   | 10  | 9   | 8   | 7    | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----------------------------------|----|----|----|----|----|----|----|----|----|-----|-----|------|------|-------|------|------|------|-----|-----|-----|------|-----|-----|---|---|---|---|---|
|    |    |    | STDHOSTHDR_VERSIONREG_REVISIONID | I  |    |    |    |    |    |    |    |    | STD | HOS | STHE | DR_V | /ER\$ | SION | NRE( | 3_C( | ORE | PAR | AMS | 6СНЕ | ECK | SUM |   |   |   |   |   |



| Bits  | Field Name                                   | Description                                                                                                                 | Туре | Reset    |
|-------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|----------|
| 31:24 | STDHOSTHDR_VERSIONREG_<br>REVISIONID         | The Revision Identifier field is a constant reporting the core generator revision number. Type: Constant. Reset value: 0x0. | R    | 0x00     |
| 23:0  | STDHOSTHDR_VERSIONREG_<br>COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved.                                                                            | R    | 0x000000 |

# Table 14-212. Register Call Summary for Register L3\_BW\_REGULATOR\_STDHOSTHDR\_VERSIONREG

#### L3\_MAIN Interconnect

• L3\_MAIN BW Regulator Register Summary and Description: [0] [1] [2] [3] [4] [5] [6] [7]

#### Table 14-213. L3\_BW\_REGULATOR\_BANDWIDTH

| Address Off                            | sot          |    |      |     |     | I abi                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |      |       |      |    |     |      |    | _  |    |    |   |      |                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                        |                                                                                                                          |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |                                                  |
|----------------------------------------|--------------|----|------|-----|-----|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|-------|------|----|-----|------|----|----|----|----|---|------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------|
| Address Off                            | 3 <b>C</b> l |    |      |     |     | 208                                                                                                           | ible i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4-20                                  | 1 10 | ıabı  | C 14 | -  |     |      |    |    |    |    |   |      |                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                        |                                                                                                                          |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |                                                  |
| Address Offi Physical Add  Description |              | ss |      |     |     | See Ta 208  0x4480 | 3800 ) 3800 ) 4400 ) 4500 ) 4200 ) 4500 ) 4600 ) 4600 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 4700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 5700 ) 57 | 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 | 1 to | Iabli | e 14 | -  | Ins | tanc | e  |    |    |    |   |      | OR CLIA'CLIA'CLIA'CLIA'CLIA'CLIA'CLIA'CLIA' | K1_2<br>TOR<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K1_2<br>K | 2_EV<br>2_EV<br>2_EV<br>2_EV<br>2_DS<br>OR<br>2_DS<br>OR<br>2_DS<br>OP<br>2_EV<br>2_EV<br>2_EV<br>2_GF | (E3_<br>(E4_<br>(E1_<br>(E2_<br>(E2_<br>(E2_<br>EP2_<br>EP1_<br>EP2_<br>(E3_<br>EP2_<br>EPU_F<br>EPU_F<br>EPU_F<br>EPU_F | TCC | /_RE /_RE /_BW /_BW _BW _BW MA_E MA_E MA_E BW BW BW BW BW BW BW L BW L BW BW BW L | /_RE /_RE /_RE /_RE /_RE /_RE /_RE /_RE | EGL EGL EGL RE RE RE COR EGL GUL GUL GUL GUL GUL |
| Туре                                   |              |    |      |     | ı   | RW                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |      |       |      |    |     |      |    |    |    |    |   |      |                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                        |                                                                                                                          |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |                                                  |
|                                        |              |    |      |     |     |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |      |       |      |    |     |      |    |    |    |    |   |      |                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                        |                                                                                                                          |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |                                                  |
| 31 30 29                               | 28           | 27 | 26 2 | 5 2 | 24  | 23 22                                                                                                         | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 20                                    | 19   | 18    | 17   | 16 | 15  | 14   | 13 | 12 | 11 | 10 | 9 | 8    | 7                                           | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 5                                                                                                      | 4                                                                                                                        | 3                                       | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                       | 0                                                |
|                                        |              |    |      | RES | SER | VED                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |      |       |      |    |     |      |    |    |    |    | B | AND' | WID.                                        | TH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                        |                                                                                                                          |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |                                                  |



| Bits  | Field Name | Description                                                      | Туре | Reset  |
|-------|------------|------------------------------------------------------------------|------|--------|
| 31:16 | RESERVED   | Reserved                                                         | R    | 0x0000 |
| 15:0  | BANDWIDTH  | Bandwidth, in bytes per second. Type: Control. Reset value: 0x0. | RW   | 0x0000 |

#### Table 14-214. Register Call Summary for Register L3\_BW\_REGULATOR\_BANDWIDTH

#### L3\_MAIN Interconnect

- Bandwidth Regulators: [0] [1]
- L3\_MAIN BW Regulator Register Summary and Description: [2] [3] [4] [5] [6] [7] [8] [9]

## Table 14-215. L3\_BW\_REGULATOR\_WATERMARK

| Address Offset   | See Table 14-201 to Tab<br>208                                                                                                                                                                                                                                                       | le 14-   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 208  0x4480 3B0C  0x4480 440C  0x4480 450C  0x4480 430C  0x4480 460C  0x4480 470C  0x4480 4A0C  0x4480 4B0C  0x4480 4D0C  0x4480 4D0C  0x4480 550C  0x4480 530C  0x4480 550C  0x4480 550C | Instance | CLK1_2_MMU2_BW_REGULAT OR CLK1_2_EVE3_TC0_BW_REGULATOR CLK1_2_EVE4_TC0_BW_REGULATOR CLK1_2_EVE1_TC0_BW_REGULATOR CLK1_2_EVE2_TC0_BW_REGULATOR CLK1_2_EVE2_TC1_BW_REGULATOR CLK1_2_EVE2_TC1_BW_REGULATOR CLK1_2_DSP2_EDMA_BW_REGULATOR CLK1_2_DSP1_EDMA_BW_REGULATOR CLK1_2_DSP1_EDMA_BW_REGULATOR CLK1_2_DSP1_MDMA_BW_REGULATOR CLK1_2_DSP2_MDMA_BW_REGULATOR CLK1_2_EVE3_TC1_BW_REGULATOR CLK1_2_EVE3_TC1_BW_REGULATOR CLK1_2_IVA_BW_REGULATOR CLK1_2_IVA_BW_REGULATOR CLK1_2_GPU_P1_BW_REGULATOR CLK1_2_GPU_P1_BW_REGULATOR CLK1_2_GPU_P2_BW_REGULATOR CLK1_2_BB2D_P1_BW_REGULATOR CLK1_2_BB2D_P1_BW_REGULATOR CLK1_2_BB2D_P1_BW_REGULATOR CLK1_2_BB2D_P1_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_BB2D_P2_BW_REGULATOR CLK1_2_BBCAD_P2_BW_REGULATOR CLK1_2_BBCAD_P2_BW_REGULATOR CLK1_2_BBCAD_P2_BW_REGULATOR CLK1_2_BBCAD_P2_BW_REGULATOR CLK1_2_BBCAD_P2_BW_REGULATOR CLK1_2_BBCAD_P2_BW_REGULATOR CLK1_2_BMC_SW_BW_REGULATOR |

#### Description

**Type** RW

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21  | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6    | 5   | 4  | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|------|-----|----|---|---|---|---|
|    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |    |    |   |   | WA | ATER | RMA | RK |   |   |   |   |

| Bits  | Field Name | Description                                                            | Туре | Reset   |
|-------|------------|------------------------------------------------------------------------|------|---------|
| 31:12 | RESERVED   | Reserved                                                               | R    | 0x00000 |
| 11:0  | WATERMARK  | Peak permissible bandwidth, in bytes. Type: Control. Reset value: 0x1. | RW   | 0x001   |



# Table 14-216. Register Call Summary for Register L3\_BW\_REGULATOR\_WATERMARK

#### L3\_MAIN Interconnect

• Bandwidth Regulators: [0] [1] [2]

R

• L3\_MAIN BW Regulator Register Summary and Description: [3] [4] [5] [6] [7] [8] [9] [10]

## Table 14-217. L3\_BW\_REGULATOR\_PRESS

| Address Offset                | See Table 14-201 to Tabl<br>208                                                                                                                                                                                                                             | e 14-    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address  Description | 0x4480 3B10<br>0x4480 4410<br>0x4480 4210<br>0x4480 4310<br>0x4480 4710<br>0x4480 4710<br>0x4480 4A10<br>0x4480 4B10<br>0x4480 4D10<br>0x4480 4D10<br>0x4480 5010<br>0x4480 5010<br>0x4480 5210<br>0x4480 5310<br>0x4480 5310<br>0x4480 5510<br>0x4480 5610 | Instance | CLK1_2_MMU2_BW_REGULAT OR CLK1_2_EVE3_TC0_BW_REGU LATOR CLK1_2_EVE4_TC0_BW_REGU LATOR CLK1_2_EVE1_TC0_BW_REGU LATOR CLK1_2_EVE2_TC0_BW_REGU LATOR CLK1_2_EVE2_TC1_BW_REGU LATOR CLK1_2_EVE2_TC1_BW_REGU LATOR CLK1_2_DSP2_EDMA_BW_RE GULATOR CLK1_2_DSP1_EDMA_BW_RE GULATOR CLK1_2_DSP1_MDMA_BW_RE GULATOR CLK1_2_DSP2_MDMA_BW_RE GULATOR CLK1_2_DSP2_MDMA_BW_RE GULATOR CLK1_2_DSP2_MDMA_BW_RE GULATOR CLK1_2_EVE3_TC1_BW_REGU LATOR CLK1_2_IVA_BW_REGULATOR CLK1_2_EVE4_TC1_BW_REGU LATOR CLK1_2_GPU_P1_BW_REGULA TOR CLK1_2_GPU_P2_BW_REGULA TOR CLK1_2_BB2D_P1_BW_REGULA TOR CLK1_2_BB2D_P1_BW_REGUL ATOR CLK1_2_BB2D_P2_BW_REGUL ATOR CLK1_2_BB2D_P2_BW_REGUL ATOR CLK1_2_BB2D_P2_BW_REGUL ATOR CLK1_2_BB2D_P2_BW_REGUL ATOR CLK1_2_BB2D_P2_BW_REGUL ATOR CLK1_2_GMAC_SW_BW_REGUL ATOR CLK1_2_GMAC_SW_BW_REGUL ATOR |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3         | 2 | 1          | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|-----------|---|------------|---|
|    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |   |   |   |   |   |   | MOT SSEED | 2 | PRESS HIGH | İ |

| Bits | Field Name | Description                                                                                                                                  | Type | Reset       |
|------|------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|-------------|
| 31:4 | RESERVED   | Reserved                                                                                                                                     | R    | 0x0000 0000 |
| 3:2  | PRESS_LOW  | Pressure value inserted if the measured bandwidth is over the watermark. The pressure is bar graph encoded. Type: Control. Reset value: 0x0. | R    | 0           |

Type



| Bits | Field Name | Description                                                                                                                                   | Туре | Reset |
|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 1:0  | PRESS_HIGH | Pressure value inserted if the measured bandwidth is under the watermark. The pressure is bar graph encoded. Type: Control. Reset value: 0x1. | R    | 0x3   |

## Table 14-218. Register Call Summary for Register L3\_BW\_REGULATOR\_PRESS

#### L3\_MAIN Interconnect

- Bandwidth Regulators: [0]
- L3\_MAIN BW Regulator Register Summary and Description: [1] [2] [3] [4] [5] [6] [7] [8]

## Table 14-219. L3\_BW\_REGULATOR\_CLEARHISTORY

| Address Offset    | See Table 14-201 to Tab<br>208 | ole 14-                |                                    |
|-------------------|--------------------------------|------------------------|------------------------------------|
| Physical Address  | 0x4480 3B14<br>0x4480 4414     | Instance               | CLK1_2_MMU2_BW_REGULAT<br>OR       |
|                   | 0x4480 4514<br>0x4480 4214     |                        | CLK1_2_EVE3_TC0_BW_REGU<br>LATOR   |
|                   | 0x4480 4314<br>0x4480 4614     |                        | CLK1_2_EVE4_TC0_BW_REGU<br>LATOR   |
|                   | 0x4480 4714<br>0x4480 4A14     |                        | CLK1_2_EVE1_TC0_BW_REGU<br>LATOR   |
|                   | 0x4480 4B14<br>0x4480 4C14     |                        | CLK1_2_EVE2_TC0_BW_REGU<br>LATOR   |
|                   | 0x4480 4D14<br>0x4480 4814     |                        | CLK1_2_EVE1_TC1_BW_REGU<br>LATOR   |
|                   | 0x4480 5014                    |                        | CLK1_2_EVE2_TC1_BW_REGU            |
|                   | 0x4480 4914<br>0x4480 5214     |                        | LATOR CLK1_2_DSP2_EDMA_BW_RE       |
|                   | 0x4480 5314<br>0x4480 4E14     |                        | GULATOR CLK1_2_DSP1_EDMA_BW_RE     |
|                   | 0x4480 5114<br>0x4480 5514     |                        | GULATOR CLK1_2_DSP1_MDMA_BW_RE     |
|                   | 0x4480 5614                    |                        | GULATOR<br>CLK1_2_DSP2_MDMA_BW_RE  |
|                   |                                |                        | GULATOR<br>CLK1_2_EVE3_TC1_BW_REGU |
|                   |                                |                        | LATOR<br>CLK1_2_IVA_BW_REGULATOR   |
|                   |                                |                        | CLK1_2_EVE4_TC1_BW_REGU<br>LATOR   |
|                   |                                |                        | CLK1_2_GPU_P1_BW_REGULA<br>TOR     |
|                   |                                |                        | CLK1_2_GPU_P2_BW_REGULA<br>TOR     |
|                   |                                |                        | CLK1_2_BB2D_P1_BW_REGUL<br>ATOR    |
|                   |                                |                        | CLK1_2_BB2D_P2_BW_REGUL<br>ATOR    |
|                   |                                |                        | CLK1_2_PCIESS1_BW_REGUL<br>ATOR    |
|                   |                                |                        | CLK1_2_GMAC_SW_BW_REGU<br>LATOR    |
| Description       |                                |                        |                                    |
| Туре              | RW                             |                        |                                    |
| 31 30 29 28 27 26 | 25 24 23 22 21 20 19 18        | 3 17 16 15 14 13 12 11 | 10 9 8 7 6 5 4 3 2 1 0             |
|                   |                                |                        | JRY                                |
|                   |                                | RESERVED               | HSTC                               |
|                   |                                | KEGERVED               | CLEARHISTORY                       |
|                   |                                |                        | CLE                                |



| Bits | Field Name   | Description                                                                   | Туре | Reset       |
|------|--------------|-------------------------------------------------------------------------------|------|-------------|
| 31:1 | RESERVED     | Reserved                                                                      | R    | 0x0000 0000 |
| 0    | CLEARHISTORY | Write a 1 clear the traffic counter Type: Give_AutoCleared. Reset value: 0x0. | RW   | 0           |

#### Table 14-220. Register Call Summary for Register L3\_BW\_REGULATOR\_CLEARHISTORY

- L3\_MAIN Interconnect
  - Bandwidth Regulators: [0]
  - L3\_MAIN BW Regulator Register Summary and Description: [1] [2] [3] [4] [5] [6] [7] [8]

#### 14.2.5.1.8 L3\_MAIN Bandwidth Limiter Register Summary and Description

Table 14-221. BW\_LIMITER Instance Summary

| Module Name                | Base Address | Size |
|----------------------------|--------------|------|
| CLK1_2_GPU_P1_BW_LIMITER   | 0x4480 5B00  | 256B |
| CLK1_2_GPU_P2_BW_LIMITER   | 0x4480 5C00  | 256B |
| CLK1_2_TPTC1_RD_BW_LIMITER | 0x4480 3C00  | 256B |
| CLK1_2_TPTC2_RD_BW_LIMITER | 0x4480 3D00  | 256B |
| CLK1_2_TPTC1_WR_BW_LIMITER | 0x4480 3E00  | 256B |
| CLK1_2_TPTC2_WR_BW_LIMITER | 0x4480 3F00  | 256B |
| CLK1_2_VPE_P2_BW_LIMITER   | 0x4480 4000  | 256B |
| CLK1_2_VPE_P1_BW_LIMITER   | 0x4480 4100  | 256B |
| CLK1_2_BB2D_P1_BW_LIMITER  | 0x4480 5900  | 256B |
| CLK1_2_BB2D_P2_BW_LIMITER  | 0x4480 5A00  | 256B |
| CLK1_2_MMU1_BW_LIMITER     | 0x4480 3A00  | 256B |

#### 14.2.5.1.8.1 L3\_MAIN BW Limiter Register Summary

Table 14-222. BW\_LIMITER Register Summary

| Register Name                           | Туре | Register<br>Width<br>(Bits) | Address<br>offset | CLK1_2_GPU_P1_B<br>W_LIMITER<br>L3_MAIN Physical<br>Address | CLK1_2_GPU_P2_<br>BW_LIMITER<br>L3_MAIN Physical<br>Address | CLK1_2_TPTC1_<br>RD_BW_LIMITE<br>R L3_MAIN<br>Physical<br>Address |
|-----------------------------------------|------|-----------------------------|-------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------|
| L3_BW_LIMITER_STDHOSTH<br>DR_COREREG    | R    | 32                          | 0x0000<br>0000    | 0x4480 5B00                                                 | 0x4480 5C00                                                 | 0x4480 3C00                                                       |
| L3_BW_LIMITER_STDHOSTH<br>DR_VERSIONREG | R    | 32                          | 0x0000<br>0004    | 0x4480 5B04                                                 | 0x4480 5C04                                                 | 0x4480 3C04                                                       |
| L3_BW_LIMITER_BANDWIDT<br>H_FRACTIONAL  | RW   | 32                          | 0x0000<br>8000    | 0x4480 5B08                                                 | 0x4480 5C08                                                 | 0x4480 3C08                                                       |
| L3_BW_LIMITER_BANDWIDT<br>H_INTEGER     | RW   | 32                          | 0x0000<br>000C    | 0x4480 5B0C                                                 | 0x4480 5C0C                                                 | 0x4480 3C0C                                                       |
| L3_BW_LIMITER_WATERMA<br>RK_0           | RW   | 32                          | 0x0000<br>0010    | 0x4480 5B10                                                 | 0x4480 5C10                                                 | 0x4480 3C10                                                       |
| L3_BW_LIMITER_CLEARHIST ORY             | RW   | 32                          | 0x0000<br>0014    | 0x4480 5B14                                                 | 0x4480 5C14                                                 | 0x4480 3C14                                                       |



## Table 14-223. BW\_LIMITER Register Summary

| Register Name                           | Туре | Register<br>Width<br>(Bits) | Address<br>offset | CLK1_2_TPTC2_RD<br>_BW_LIMITER<br>L3_MAIN Physical<br>Address | CLK1_2_TPTC1_WR<br>_BW_LIMITER<br>L3_MAIN Physical<br>Address | CLK1_2_TPTC2_<br>WR_BW_LIMITE<br>R L3_MAIN<br>Physical<br>Address |
|-----------------------------------------|------|-----------------------------|-------------------|---------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------|
| L3_BW_LIMITER_STDHOSTH<br>DR_COREREG    | R    | 32                          | 0x0000<br>0000    | 0x4480 3D00                                                   | 0x4480 3E00                                                   | 0x4480 3F00                                                       |
| L3_BW_LIMITER_STDHOSTH<br>DR_VERSIONREG | R    | 32                          | 0x0000<br>0004    | 0x4480 3D04                                                   | 0x4480 3E04                                                   | 0x4480 3F04                                                       |
| L3_BW_LIMITER_BANDWIDT<br>H_FRACTIONAL  | RW   | 32                          | 0x0000<br>8000    | 0x4480 3D08                                                   | 0x4480 3E08                                                   | 0x4480 3F08                                                       |
| L3_BW_LIMITER_BANDWIDT<br>H_INTEGER     | RW   | 32                          | 0x0000<br>000C    | 0x4480 3D0C                                                   | 0x4480 3E0C                                                   | 0x4480 3F0C                                                       |
| L3_BW_LIMITER_WATERMA<br>RK_0           | RW   | 32                          | 0x0000<br>0010    | 0x4480 3D10                                                   | 0x4480 3E10                                                   | 0x4480 3F10                                                       |
| L3_BW_LIMITER_CLEARHIST ORY             | RW   | 32                          | 0x0000<br>0014    | 0x4480 3D14                                                   | 0x4480 3E14                                                   | 0x4480 3F14                                                       |

#### Table 14-224. BW\_LIMITER Register Summary

| Register Name                           | Туре | Register<br>Width<br>(Bits) | Address<br>offset | CLK1_2_VPE_P2_BW_LI<br>MITER L3_MAIN<br>Physical Address | CLK1_2_VPE_P1_BW_LI<br>MITER L3_MAIN<br>Physical Address |
|-----------------------------------------|------|-----------------------------|-------------------|----------------------------------------------------------|----------------------------------------------------------|
| L3_BW_LIMITER_STDHOSTHDR_C<br>OREREG    | R    | 32                          | 0x0000 0000       | 0x4480 4000                                              | 0x4480 4100                                              |
| L3_BW_LIMITER_STDHOSTHDR_V<br>ERSIONREG | R    | 32                          | 0x0000 0004       | 0x4480 4004                                              | 0x4480 4104                                              |
| L3_BW_LIMITER_BANDWIDTH_FR<br>ACTIONAL  | RW   | 32                          | 0x0000 0008       | 0x4480 4008                                              | 0x4480 4108                                              |
| L3_BW_LIMITER_BANDWIDTH_INT EGER        | RW   | 32                          | 0x0000<br>000C    | 0x4480 400C                                              | 0x4480 410C                                              |
| L3_BW_LIMITER_WATERMARK_0               | RW   | 32                          | 0x0000 0010       | 0x4480 4010                                              | 0x4480 4110                                              |
| L3_BW_LIMITER_CLEARHISTORY              | RW   | 32                          | 0x0000 0014       | 0x4480 4014                                              | 0x4480 4114                                              |

#### Table 14-225. BW\_LIMITER Register Summary

| Register Name                           | Туре | Registe<br>r Width<br>(Bits) | Address<br>offset | CLK1_2_MMU1_BW_<br>LIMITER L3_MAIN<br>Physical Address | CLK1_2_BB2D_<br>P1_BW_LIMITER<br>L3_MAIN<br>Physical<br>Address | CLK1_2_BB2D_P<br>2_BW_LIMITER<br>L3_MAIN Physical<br>Address |
|-----------------------------------------|------|------------------------------|-------------------|--------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------|
| L3_BW_LIMITER_STDHOSTHD<br>R_COREREG    | R    | 32                           | 0x0000<br>0000    | 0x4480 3A00                                            | 0x4480 5900                                                     | 0x4480 5A00                                                  |
| L3_BW_LIMITER_STDHOSTHD<br>R_VERSIONREG | R    | 32                           | 0x0000<br>0004    | 0x4480 3A04                                            | 0x4480 5904                                                     | 0x4480 5A04                                                  |
| L3_BW_LIMITER_BANDWIDTH _FRACTIONAL     | RW   | 32                           | 0x0000<br>0008    | 0x4480 3A08                                            | 0x4480 5908                                                     | 0x4480 5A08                                                  |
| L3_BW_LIMITER_BANDWIDTH _INTEGER        | RW   | 32                           | 0x0000<br>000C    | 0x4480 3A0C                                            | 0x4480 590C                                                     | 0x4480 5A0C                                                  |
| L3_BW_LIMITER_WATERMAR<br>K_0           | RW   | 32                           | 0x0000<br>0010    | 0x4480 3A10                                            | 0x4480 5910                                                     | 0x4480 5A10                                                  |
| L3_BW_LIMITER_CLEARHIST ORY             | RW   | 32                           | 0x0000<br>0014    | 0x4480 3A14                                            | 0x4480 5914                                                     | 0x4480 5A14                                                  |

## 14.2.5.1.8.2 L3\_MAIN BW Limiter Register Description



## Table 14-226. L3\_BW\_LIMITER\_STDHOSTHDR\_COREREG

| Address Offset                | See Table 14-222                                                                                                                                   |          |                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address  Description | 0x4480 5B00<br>0x4480 3C00<br>0x4480 3D00<br>0x4480 3E00<br>0x4480 3F00<br>0x4480 4000<br>0x4480 4100<br>0x4480 3A00<br>0x4480 5900<br>0x4480 5A00 | Instance | CLK1_2_GPU_P1_BW_LIMITE R CLK1_2_GPU_P2_BW_LIMITE R CLK1_2_TPTC1_RD_BW_LIMI TER CLK1_2_TPTC2_RD_BW_LIMI TER CLK1_2_TPTC1_WR_BW_LIM ITER CLK1_2_TPTC2_WR_BW_LIM ITER CLK1_2_TPTC2_WR_BW_LIM ITER CLK1_2_VPE_P2_BW_LIMITE R CLK1_2_VPE_P1_BW_LIMITE R CLK1_2_WMU1_BW_LIMITE R CLK1_2_MMU1_BW_LIMITE CLK1_2_BB2D_P1_BW_LIMIT ER CLK1_2_BB2D_P2_BW_LIMIT ER |
| Туре                          | R                                                                                                                                                  |          |                                                                                                                                                                                                                                                                                                                                                         |

| 3 | 1 | 30 | 29 | 28 | 27  | 7 26 | 25  | 24 | 23 | 3 22 | 21 | 20 | 19 18                       | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8    | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0                             |
|---|---|----|----|----|-----|------|-----|----|----|------|----|----|-----------------------------|----|----|----|----|----|----|----|----|-----|------|-----|---|---|---|---|---|---|-------------------------------|
|   |   |    |    | R  | ESI | ERVE | ED. |    |    |      |    |    | STDHOSTHDR_COREREG_CORECODE |    |    |    |    |    |    |    |    | RES | SER' | WED |   |   |   |   |   |   | STDHOSTHDR_COREREG_VENDORCODE |

| Bits  | Field Name                        | Description                                                                                                                 | Туре | Reset |
|-------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-------|
| 31:22 | RESERVED                          |                                                                                                                             | R    | 0x0   |
| 21:16 | STDHOSTHDR_COREREG_CO<br>RECODE   | The Core Code field is a constantreporting a vendor-<br>specific core generator code. Type: Constant. Reset<br>value: 0x2C. | R    | 0x2C  |
| 15:1  | RESERVED                          |                                                                                                                             | R    | 0x0   |
| 0     | STDHOSTHDR_COREREG_VE<br>NDORCODE | The Vendor Code field is a constantreporting the core generator vendor code. Type: Constant. Reset value: 0x1.              | R    | 1     |
|       |                                   | Read 0x1:                                                                                                                   |      |       |
|       |                                   | Read 0x0: Third-party vendor.                                                                                               |      |       |

## Table 14-227. Register Call Summary for Register L3\_BW\_LIMITER\_STDHOSTHDR\_COREREG

#### L3\_MAIN Interconnect

• L3\_MAIN Bandwidth Limiter Register Summary and Description: [0] [1] [2] [3]



# Table 14-228. L3\_BW\_LIMITER\_STDHOSTHDR\_VERSIONREG

| Address Offset                | See Table 14-222                                                                                                                                   |          |                                                                                                                                                                                                                                                                                                                               |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address  Description | 0x4480 5B04<br>0x4480 5C04<br>0x4480 3C04<br>0x4480 3D04<br>0x4480 3F04<br>0x4480 4004<br>0x4480 4104<br>0x4480 3A04<br>0x4480 5904<br>0x4480 5A04 | Instance | CLK1_2_GPU_P1_BW_LIMITE R CLK1_2_GPU_P2_BW_LIMITE R CLK1_2_TPTC1_RD_BW_LIMI TER CLK1_2_TPTC2_RD_BW_LIMI TER CLK1_2_TPTC1_WR_BW_LIM ITER CLK1_2_TPTC2_WR_BW_LIM ITER CLK1_2_VPE_P2_BW_LIMITE R CLK1_2_VPE_P1_BW_LIMITE R CLK1_2_VPE_P1_BW_LIMITE R CLK1_2_MMU1_BW_LIMITE CLK1_2_BB2D_P1_BW_LIMIT ER CLK1_2_BB2D_P2_BW_LIMIT ER |
| Туре                          | R                                                                                                                                                  |          |                                                                                                                                                                                                                                                                                                                               |

| 31 | 1 3 | 30  | 29 | 28                                 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 18 | 17 | 16 | 15 | 14        | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-----|-----|----|------------------------------------|----|----|----|----|----|----|----|----|-------|----|----|----|-----------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 31 | 1 3 | 330 | 29 | 28 GINOISIAS SENDISSION BEALENDIND |    | 26 | 25 | 24 | 23 | 22 | 21 | 20 |       |    |    |    | 14<br>VER |    |    |    |    |   |   |   |   |   |   | 3 | 2 | 1 | 0 |

| Bits  | Field Name                                   | Description                                                                                                                | Type | Reset |
|-------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-------|
| 31:24 | STDHOSTHDR_VERSIONREG_<br>REVISIONID         | The Revision Identifier field is a constantreporting the core generator revision number. Type: Constant. Reset value: 0x0. | R    | 0x00  |
| 23:0  | STDHOSTHDR_VERSIONREG_<br>COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved.                                                                           | R    | 0x0   |

#### Table 14-229. Register Call Summary for Register L3\_BW\_LIMITER\_STDHOSTHDR\_VERSIONREG

L3\_MAIN Interconnect

• L3\_MAIN Bandwidth Limiter Register Summary and Description: [0] [1] [2] [3]



## Table 14-230. L3\_BW\_LIMITER\_BANDWIDTH\_FRACTIONAL

| Address Offset                | See Table 14-222                                                                                                                                                  |          |                                                                                                                                                                                                                                                                                                                                                              |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address  Description | 0x4480 5B08<br>0x4480 5C08<br>0x4480 3C08<br>0x4480 3D08<br>0x4480 3E08<br>0x4480 3F08<br>0x4480 4008<br>0x4480 4108<br>0x4480 3A08<br>0x4480 5908<br>0x4480 5A08 | Instance | CLK1_2_GPU_P1_BW_LIMITE R CLK1_2_GPU_P2_BW_LIMITE R CLK1_2_TPTC1_RD_BW_LIMI TER CLK1_2_TPTC2_RD_BW_LIMI TER CLK1_2_TPTC1_WR_BW_LIMI ITER CLK1_2_TPTC2_WR_BW_LIMI ITER CLK1_2_TPTC2_WR_BW_LIMI ITER CLK1_2_VPE_P2_BW_LIMITE R CLK1_2_VPE_P1_BW_LIMITE R CLK1_2_WMU1_BW_LIMITE R CLK1_2_BB2D_P1_BW_LIMIT ER CLK1_2_BB2D_P2_BW_LIMIT ER CLK1_2_BB2D_P2_BW_LIMIT |
| Type                          | RW                                                                                                                                                                |          |                                                                                                                                                                                                                                                                                                                                                              |

| 3 | 1 3 | 0 29 | 9 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18   | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2                    | 1 | 0 |
|---|-----|------|------|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|----------------------|---|---|
|   |     |      |      |    |    |    |    |    |    |    |    | RES | SERV | /ED |    |    |    |    |    |    |    |   |   |   |   |   |   |   | BANDWIDTH_FRACTIONAL |   |   |

| Bits | Field Name           | Description                                                                                | Туре | Reset |
|------|----------------------|--------------------------------------------------------------------------------------------|------|-------|
| 31:5 | RESERVED             |                                                                                            | R    | 0x0   |
| 4:0  | BANDWIDTH_FRACTIONAL | Fractional part of bandwitdh in terms of bytes per second Type: Control. Reset value: 0x0. | RW   | 0x0   |

#### Table 14-231. Register Call Summary for Register L3\_BW\_LIMITER\_BANDWIDTH\_FRACTIONAL

- Bandwidth Limiters: [0]
- L3\_MAIN Bandwidth Limiter Register Summary and Description: [3] [4] [5] [6]



## Table 14-232. L3\_BW\_LIMITER\_BANDWIDTH\_INTEGER

| Address Offset                | See Table 14-222                                                                                                                                                  |          |                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address  Description | 0x4480 5B0C<br>0x4480 5C0C<br>0x4480 3C0C<br>0x4480 3D0C<br>0x4480 3E0C<br>0x4480 4F0C<br>0x4480 400C<br>0x4480 410C<br>0x4480 3A0C<br>0x4480 590C<br>0x4480 5A0C | Instance | CLK1_2_GPU_P1_BW_LIMITE R CLK1_2_GPU_P2_BW_LIMITE R CLK1_2_TPTC1_RD_BW_LIMI TER CLK1_2_TPTC2_RD_BW_LIMI TER CLK1_2_TPTC1_WR_BW_LIMI ITER CLK1_2_TPTC2_WR_BW_LIMI ITER CLK1_2_TPTC2_WR_BW_LIMI ITER CLK1_2_VPE_P2_BW_LIMITE R CLK1_2_VPE_P1_BW_LIMITE R CLK1_2_WBU1_BW_LIMITE R CLK1_2_MMU1_BW_LIMITE CLK1_2_BB2D_P1_BW_LIMIT ER CLK1_2_BB2D_P2_BW_LIMIT ER |
| Type                          | RW                                                                                                                                                                |          |                                                                                                                                                                                                                                                                                                                                                            |

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0 |
|---|---|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|   |   |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |   |   |   |   |   |   |   |   | בייים שליים |   |

| Bits | Field Name        | Description                                                                             | Туре | Reset |
|------|-------------------|-----------------------------------------------------------------------------------------|------|-------|
| 31:4 | RESERVED          |                                                                                         | R    | 0x0   |
| 3:0  | BANDWIDTH_INTEGER | Integer part of bandwitdh in terms of bytes per second Type: Control. Reset value: 0x0. | RW   | 0x0   |

## Table 14-233. Register Call Summary for Register L3\_BW\_LIMITER\_BANDWIDTH\_INTEGER

- Bandwidth Limiters:
- L3\_MAIN Bandwidth Limiter Register Summary and Description: [2] [3] [4] [5]



| Address Offset   | See Table 14-222 |          |                         |
|------------------|------------------|----------|-------------------------|
| Physical Address | 0x4480 5B10      | Instance | CLK1_2_GPU_P1_BW_LIMITE |
| •                | 0x4480 5C10      |          | R                       |
|                  | 0x4480 3C10      |          | CLK1_2_GPU_P2_BW_LIMITE |
|                  | 0x4480 3D10      |          | R                       |
|                  | 0x4480 3E10      |          | CLK1_2_TPTC1_RD_BW_LIMI |
|                  | 0x4480 3F10      |          | TER                     |
|                  | 0x4480 4010      |          | CLK1_2_TPTC2_RD_BW_LIMI |
|                  | 0x4480 4110      |          | TER                     |
|                  | 0x4480 3A10      |          | CLK1_2_TPTC1_WR_BW_LIM  |
|                  | 0x4480 5910      |          | ITER                    |
|                  | 0x4480 5A10      |          | CLK1_2_TPTC2_WR_BW_LIM  |

Table 14-234. L3\_BW\_LIMITER\_WATERMARK\_0

CLK1\_2\_VPE\_P2\_BW\_LIMITE R

CLK1\_2\_VPE\_P1\_BW\_LIMITE R

CLK1\_2\_MMU1\_BW\_LIMITER CLK1\_2\_BB2D\_P1\_BW\_LIMIT ER

CLK1\_2\_BB2D\_P2\_BW\_LIMIT

Description

**Type** RW

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8               | 7 | 6   | 5   | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|---|-----------------|---|-----|-----|---|---|---|---|---|
|    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |    |    |    |   | WA <sup>-</sup> |   | MAR | K_0 |   |   |   |   |   |

| Bits  | Field Name  | Description                                               | Туре | Reset  |
|-------|-------------|-----------------------------------------------------------|------|--------|
| 31:14 | RESERVED    |                                                           | R    | 0x0    |
| 13:0  | WATERMARK_0 | Peak bandwidth allowed Type: Control. Reset value: 0x3FF. | RW   | 0x3FFF |

## Table 14-235. Register Call Summary for Register L3\_BW\_LIMITER\_WATERMARK\_0

- Bandwidth Limiters: [0]
- L3\_MAIN Bandwidth Limiter Register Summary and Description: [2] [3] [4] [5]



Type

www.ti.com L3\_MAIN Interconnect

|                  | Table 14-236. L3_I                                                                                                                                                | BW_LIMITER_CLEARH | ISTORY                                                                                                                                                                                                                                                                                                                                              |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address Offset   | See Table 14-222                                                                                                                                                  |                   |                                                                                                                                                                                                                                                                                                                                                     |
| Physical Address | 0x4480 5B14<br>0x4480 5C14<br>0x4480 3C14<br>0x4480 3D14<br>0x4480 3F14<br>0x4480 3F14<br>0x4480 4014<br>0x4480 4114<br>0x4480 3A14<br>0x4480 5914<br>0x4480 5A14 | Instance          | CLK1_2_GPU_P1_BW_LIMITI R CLK1_2_GPU_P2_BW_LIMITI R CLK1_2_TPTC1_RD_BW_LIM TER CLK1_2_TPTC2_RD_BW_LIM TER CLK1_2_TPTC1_WR_BW_LIM ITER CLK1_2_TPTC2_WR_BW_LIM ITER CLK1_2_TPTC2_WR_BW_LIM ITER CLK1_2_VPE_P2_BW_LIMITE R CLK1_2_VPE_P1_BW_LIMITE R CLK1_2_WBU_LIMITE R CLK1_2_MMU1_BW_LIMITE CLK1_2_BB2D_P1_BW_LIMITE ER CLK1_2_BB2D_P2_BW_LIMITE ER |
| Description      |                                                                                                                                                                   |                   |                                                                                                                                                                                                                                                                                                                                                     |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0            |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|--------------|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | RES | SER | VED |    |    |    |    |    |   |   |   |   |   |   |   |   |   | CLEARHISTORY |

| Bits | Field Name   | Description                                                                   | Type | Reset |
|------|--------------|-------------------------------------------------------------------------------|------|-------|
| 31:1 | RESERVED     |                                                                               | R    | 0x0   |
| 0    | CLEARHISTORY | Write a 1 clear the traffic counter Type: Give_AutoCleared. Reset value: 0x0. | RW   | 0     |

#### Table 14-237. Register Call Summary for Register L3\_BW\_LIMITER\_CLEARHISTORY

#### L3\_MAIN Interconnect

- Bandwidth Limiters: [0]
- L3\_MAIN Bandwidth Limiter Register Summary and Description: [1] [2] [3] [4]

#### 14.2.5.1.9 L3\_MAIN STATCOLL Register Summary and Description

RW

**NOTE:** ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.

#### **Table 14-238. STATCOLL Instance Summary**

| Module Name           | Base Address | Size      |
|-----------------------|--------------|-----------|
| CLK2_FLAGMUX_STATCOLL | 0x4500 0500  | 512 bytes |
| CLK2_STATCOLL0        | 0x4500 1000  | 512 bytes |
| CLK2_STATCOLL1        | 0x4500 2000  | 512 bytes |
| CLK2_STATCOLL2        | 0x4500 3000  | 512 bytes |



# Table 14-238. STATCOLL Instance Summary (continued)

| Module Name    | Base Address | Size      |  |
|----------------|--------------|-----------|--|
| CLK2_STATCOLL3 | 0x4500 4000  | 512 bytes |  |
| CLK2_STATCOLL4 | 0x4500 5000  | 512 bytes |  |
| CLK2_STATCOLL5 | 0x4500 6000  | 512 bytes |  |
| CLK2_STATCOLL6 | 0x4500 7000  | 512 bytes |  |
| CLK2_STATCOLL7 | 0x4500 8000  | 512 bytes |  |
| CLK2_STATCOLL8 | 0x4500 9000  | 512 bytes |  |
| CLK2_STATCOLL9 | 0x4500 A000  | 512 bytes |  |

## 14.2.5.1.9.1 L3\_MAIN STATCOLL Register Summary

## Table 14-239. STATCOLL Register Summary

| Register Name                  | Туре | Register<br>Width (bits) | Address offset for<br>FIAGMUX | CLK2_FLAGMUX_STATCOLL<br>L3_MAIN Physical Address |
|--------------------------------|------|--------------------------|-------------------------------|---------------------------------------------------|
| L3_STCOL_STDHOSTHDR_COREREG    | R    | 32                       | 0x0100 0500                   | 0x4500 0500                                       |
| L3_STCOL_STDHOSTHDR_VERSIONREG | R    | 32                       | 0x0100 0504                   | 0x4500 0504                                       |
| L3_STCOL_MASK0                 | RW   | 32                       | 0x0100 0508                   | 0x4500 0508                                       |
| L3_STCOL_REGERR0               | R    | 32                       | 0x0100 050C                   | 0x4500 050C                                       |



www.ti.com

# Table 14-240. STATCOLL Register Summary

| Register Name                   | Туре | Register<br>Width (Bits) | Address<br>Offset for<br>SDRAM | CLK2_STATCOLL0<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL1<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL<br>2 L3_MAIN<br>Physical Address | CLK2_STATCOLL3<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL4<br>L3_MAIN Physical<br>Address |
|---------------------------------|------|--------------------------|--------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L3_STCOL_STDHOSTHDR_CORER EG    | R    | 32                       | 0x0000 0000                    | 0x4500 1 000                                  | 0x4500 2000                                   | 0x4500 3000                                    | 0x4500 4000                                   | 0x4500 5000                                   |
| L3_STCOL_STDHOSTHDR_VERSIO NREG | R    | 32                       | 0x0000 0004                    | 0x4500 1004                                   | 0x4500 2004                                   | 0x4500 3004                                    | 0x4500 4004                                   | 0x4500 5004                                   |
| L3_STCOL_EN                     | RW   | 32                       | 0x0000 0008                    | 0x4500 1008                                   | 0x4500 2008                                   | 0x4500 3008                                    | 0x4500 4008                                   | 0x4500 5008                                   |
| L3_STCOL_SOFTEN                 | RW   | 32                       | 0x0000 000C                    | 0x4500 100C                                   | 0x4500 200C                                   | 0x4500 300C                                    | 0x4500 400C                                   | 0x4500 500C                                   |
| L3_STCOL_IGNORESUSPEND          | RW   | 32                       | 0x0000 0010                    | 0x4500 1010                                   | 0x4500 2010                                   | 0x4500 3010                                    | 0x4500 4010                                   | 0x4500 5010                                   |
| L3_STCOL_TRIGEN                 | RW   | 32                       | 0x0000 0014                    | 0x4500 1014                                   | 0x4500 2014                                   | 0x4500 3014                                    | 0x4500 4014                                   | 0x4500 5014                                   |
| L3_STCOL_REQEVT                 | RW   | 32                       | 0x0000 0018                    | 0x4500 1018                                   | 0x4500 2018                                   | 0x4500 3018                                    | 0x4500 4018                                   | 0x4500 5018                                   |
| L3_STCOL_RSPEVT                 | RW   | 32                       | 0x0000 001C                    | 0x4500 101C                                   | 0x4500 201C                                   | 0x4500 301C                                    | 0x4500 401C                                   | 0x4500 501C                                   |
| L3_STCOL_EVTMUX_SEL0            | RW   | 32                       | 0x0000 0020                    | 0x45001020                                    | 0x4500 2020                                   | 0x4500 3020                                    | 0x4500 4020                                   | 0x4500 5020                                   |
| L3_STCOL_EVTMUX_SEL1            | RW   | 32                       | 0x0000 0024                    | 0x4500 1024                                   | 0x4500 2024                                   | 0x4500 3024                                    | 0x4500 4024                                   | 0x4500 5024                                   |
| L3_STCOL_EVTMUX_SEL2            | RW   | 32                       | 0x0000 0028                    | 0x4500 1028                                   | 0x4500 2028                                   | 0x4500 3028                                    | 0x4500 4028                                   | 0x4500 5028                                   |
| L3_STCOL_EVTMUX_SEL3            | RW   | 32                       | 0x0000 002C                    | 0x4500 102C                                   | 0x4500 202C                                   | 0x4500 302C                                    | 0x4500 402C                                   | 0x4500 502C                                   |
| L3_STCOL_EVTMUX_SEL4            | RW   | 32                       | 0x0000 0030                    | 0x4500 1030                                   | 0x4500 2030                                   | N/A                                            | 0x4500 4030                                   | N/A                                           |
| L3_STCOL_EVTMUX_SEL5            | RW   | 32                       | 0x0000 0034                    | 0x4500 1034                                   | 0x4500 2034                                   | N/A                                            | 0x4500 4034                                   | N/A                                           |
| L3 STCOL EVTMUX SEL6            | RW   | 32                       | 0x0000 0038                    | 0x4500 1038                                   | N/A                                           | N/A                                            | 0x4500 4038                                   | N/A                                           |
| L3_STCOL_EVTMUX_SEL7            | RW   | 32                       | 0x0000 003C                    | 0x4500 103C                                   | N/A                                           | N/A                                            | 0x4500 403C                                   | N/A                                           |
| L3_STCOL_DUMP_IDENTIFIER        | R    | 32                       | 0x0000 0040                    | 0x4500 1040                                   | 0x4500 2040                                   | 0x4500 3040                                    | 0x4500 4040                                   | 0x4500 5040                                   |
| L3_STCOL_DUMP_COLLECTTIME       | RW   | 32                       | 0x0000 0044                    | 0x4500 1044                                   | 0x4500 2044                                   | 0x4500 3044                                    | 0x4500 4044                                   | 0x4500 5044                                   |
| L3_STCOL_DUMP_SLVADDR           | R    | 32                       | 0x0000 0048                    | 0x4500 1048                                   | 0x4500 2048                                   | 0x4500 3048                                    | 0x4500 4048                                   | 0x4500 5048                                   |
| L3 STCOL DUMP MSTADDR           | R    | 32                       | 0x0000 004C                    | 0x4500 104C                                   | 0x4500 204C                                   | 0x4500 304C                                    | 0x4500 404C                                   | 0x4500 504C                                   |
| L3_STCOL_DUMP_SLVOFS            | RW   | 32                       | 0x0000 0050                    | 0x4500 1050                                   | 0x4500 2050                                   | 0x4500 3050                                    | 0x4500 4050                                   | 0x4500 5050                                   |
| L3_STCOL_DUMP_MODE              | RW   | 32                       | 0x0000 0054                    | 0x4500 1054                                   | 0x4500 2054                                   | 0x4500 3054                                    | 0x4500 4054                                   | 0x4500 5054                                   |
| L3_STCOL_DUMP_SEND              | RW   | 32                       | 0x0000 0058                    | 0x4500 1058                                   | 0x4500 2058                                   | 0x4500 3058                                    | 0x4500 4058                                   | 0x4500 5058                                   |
| L3_STCOL_DUMP_DISABLE           | RW   | 32                       | 0x0000 005C                    | 0x4500 105C                                   | 0x4500 205C                                   | 0x4500 305C                                    | 0x4500 405C                                   | 0x4500 505C                                   |
| L3_STCOL_DUMP_ALARM_TRIG        | RW   | 32                       | 0x0000 0060                    | 0x4500 1060                                   | 0x4500 2060                                   | 0x4500 3060                                    | 0x4500 4060                                   | 0x4500 5060                                   |
| L3_STCOL_DUMP_ALARM_MINVAL      | RW   | 32                       | 0x0000 0064                    | 0x4500 1064                                   | 0x4500 2064                                   | 0x4500 3064                                    | 0x4500 4064                                   | 0x4500 5064                                   |
| L3_STCOL_DUMP_ALARM_MAXVA       | RW   | 32                       | 0x0000 0068                    | 0x4500 1068                                   | 0x4500 2068                                   | 0x4500 3068                                    | 0x4500 4068                                   | 0x4500 5068                                   |
| L3_STCOL_DUMP_ALARM_MODE0       | RW   | 32                       | 0x0000 006C                    | 0x4500 106C                                   | 0x4500 206C                                   | 0x4500 306C                                    | 0x4500 406C                                   | 0x4500 506C                                   |
| L3_STCOL_DUMP_ALARM_MODE1       | RW   | 32                       | 0x0000 0070                    | 0x4500 1070                                   | 0x4500 2070                                   | 0x4500 3070                                    | 0x4500 4070                                   | 0x4500 5070                                   |
| L3_STCOL_DUMP_ALARM_MODE2       | RW   | 32                       | 0x0000 0074                    | 0x4500 1074                                   | 0x4500 2074                                   | 0x4500 3074                                    | 0x4500 4074                                   | 0x4500 5074                                   |
| L3_STCOL_DUMP_ALARM_MODE3       | RW   | 32                       | 0x0000 0078                    | 0x4500 1078                                   | 0x4500 2078                                   | 0x4500 3078                                    | 0x4500 4078                                   | 0x4500 5078                                   |



## Table 14-240. STATCOLL Register Summary (continued)

| Register Name                           | Туре | Register<br>Width (Bits) | Address<br>Offset for<br>SDRAM           | CLK2_STATCOLL0<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL1<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL<br>2 L3_MAIN<br>Physical Address | CLK2_STATCOLL3<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL4<br>L3_MAIN Physical<br>Address |
|-----------------------------------------|------|--------------------------|------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L3_STCOL_DUMP_ALARM_MODE4               | RW   | 32                       | 0x0000 007C                              | 0x4500 107C                                   | 0x4500 207C                                   | N/A                                            | 0x4500 407C                                   | N/A                                           |
| L3_STCOL_DUMP_ALARM_MODE5               | RW   | 32                       | 0x0000 0080                              | 0x4500 1080                                   | 0x4500 2080                                   | N/A                                            | 0x4500 4080                                   | N/A                                           |
| L3_STCOL_DUMP_ALARM_MODE6               | RW   | 32                       | 0x0000 0084                              | 0x4500 1084                                   | N/A                                           | N/A                                            | 0x4500 4084                                   | N/A                                           |
| L3_STCOL_DUMP_ALARM_MODE7               | RW   | 32                       | 0x0000 0088                              | 0x4500 1088                                   | N/A                                           | N/A                                            | 0x4500 4088                                   | N/A                                           |
| L3_STCOL_DUMP_CNT0                      | R    | 32                       | 0x0000 008C                              | 0x4500 108C                                   | 0x4500 208C                                   | 0x4500 308C                                    | 0x4500 408C                                   | 0x4500 508C                                   |
| L3_STCOL_DUMP_CNT1                      | R    | 32                       | 0x0000 0090                              | 0x4500 1090                                   | 0x4500 2090                                   | 0x4500 3090                                    | 0x4500 4090                                   | 0x4500 5090                                   |
| L3_STCOL_DUMP_CNT2                      | R    | 32                       | 0x0000 0094                              | 0x4500 1094                                   | 0x4500 2094                                   | 0x4500 3094                                    | 0x4500 4094                                   | 0x4500 5094                                   |
| L3_STCOL_DUMP_CNT3                      | R    | 32                       | 0x0000 0098                              | 0x4500 1098                                   | 0x4500 2098                                   | 0x4500 3098                                    | 0x4500 4098                                   | 0x4500 5098                                   |
| L3_STCOL_DUMP_CNT4                      | R    | 32                       | 0x0000 009C                              | 0x4500 109C                                   | 0x4500 209C                                   | N/A                                            | 0x4500 409C                                   | N/A                                           |
| L3_STCOL_DUMP_CNT5                      | R    | 32                       | 0x0000 00A0                              | 0x4500 10A0                                   | 0x4500 20A0                                   | N/A                                            | 0x4500 40A0                                   | N/A                                           |
| L3_STCOL_DUMP_CNT6                      | R    | 32                       | 0x0000 00A4                              | 0x4500 10A4                                   | N/A                                           | N/A                                            | 0x4500 40A4                                   | N/A                                           |
| L3_STCOL_DUMP_CNT7                      | R    | 32                       | 0x0000 00A8                              | 0x4500 10A8                                   | N/A                                           | N/A                                            | 0x4500 40A8                                   | N/A                                           |
| L3_STCOL_FILTER_i_GLOBALEN (1)          | RW   | 32                       | 0x0000 00AC<br>+ (0x158*i)               | 0x4500 10AC +<br>(0x158*i)                    | 0x4500 20AC +<br>(0x158*i)                    | 0x4500 30AC +<br>(0x158*i)                     | 0x4500 40AC +<br>(0x158*i)                    | 0x4500 50AC +<br>(0x158*i)                    |
| L3_STCOL_FILTER_i_ADDRMIN(1)            | RW   | 32                       | 0x0000 00B0 +<br>(0x158*i)               | 0x4500 10B0 +<br>(0x158*i)                    | 0x4500 20B0 +<br>(0x158*i)                    | 0x4500 30B0 +<br>(0x158*i)                     | 0x4500 40B0 +<br>(0x158*i)                    | 0x4500 50B0 +<br>(0x158*i)                    |
| L3_STCOL_FILTER_i_ADDRMAX(1)            | RW   | 32                       | 0x0000 00B4 +<br>(0x158*i)               | 0x4500 10B4 +<br>(0x158*i)                    | 0x4500 20B4 +<br>(0x158*i)                    | 0x4500 30B4 +<br>(0x158*i)                     | 0x4500 40B4 +<br>(0x158*i)                    | 0x4500 50B4 +<br>(0x158*i)                    |
| L3_STCOL_FILTER_i_ADDREN <sup>(1)</sup> | RW   | 32                       | 0x0000 00B8 +<br>(0x158*i)               | 0x4500 10B8 +<br>(0x158*i)                    | 0x4500 20B8 +<br>(0x158*i)                    | 0x4500 30B8 +<br>(0x158*i)                     | 0x4500 40B8 +<br>(0x158*i)                    | 0x4500 50B8 +<br>(0x158*i)                    |
| L3_STCOL_FILTER_i_EN_k (1)(2)           | RW   | 32                       | 0x0000 00BC<br>+ (0x158*i) +<br>(0x44*k) | 0x4500 10BC +<br>(0x158*i) + (0x44*k)         | 0x4500 20BC +<br>(0x158*i) + (0x44*k)         | 0x4500 30BC +<br>(0x158*i) +<br>(0x44*k)       | 0x4500 40BC +<br>(0x158*i) + (0x44*k)         | 0x4500 50BC +<br>(0x158*i) + (0x44*k)         |

i = 0 to 7 for CLK2\_STATCOLL0

i = 0 to 5 for CLK2\_STATCOLL1

i = 0 to 3 for CLK2\_STATCOLL2

i = 0 to 7 for CLK2\_STATCOLL3

i = 0 to 3 for CLK2\_STATCOLL4

k = 0 to 1 for CLK2\_STATCOLL0

k = 0 for CLK2\_STATCOLL1

k = 0 for CLK2\_STATCOLL2

k = 0 for CLK2\_STATCOLL3

k = 0 for CLK2\_STATCOLL4



## Table 14-240. STATCOLL Register Summary (continued)

| Register Name                                          | Туре | Register<br>Width (Bits) | Address<br>Offset for<br>SDRAM           | CLK2_STATCOLL0<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL1<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL<br>2 L3_MAIN<br>Physical Address | CLK2_STATCOLL3<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL4<br>L3_MAIN Physical<br>Address |
|--------------------------------------------------------|------|--------------------------|------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L3_STCOL_FILTER_i_MASK_m_RD                            | RW   | 32                       | 0x0000 00C0 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 10C0 +<br>(0x158*i) + (0x44*m)         | 0x4500 20C0 +<br>(0x158*i) + (0x44*m)         | 0x4500 30C0 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40C0 +<br>(0x158*i) + (0x44*m)         | 0x4500 50C0 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MASK_m_WR                            | RW   | 32                       | 0x0000 00C4 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 10C4 +<br>(0x158*i) + (0x44*m)         | 0x4500 20C4 +<br>(0x158*i) + (0x44*m)         | 0x4500 30C4 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40C4 +<br>(0x158*i) + (0x44*m)         | 0x4500 50C4 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MASK_m_MS<br>TADDR <sup>(3)(4)</sup> | RW   | 32                       | 0x0000 00C8 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 10C8 +<br>(0x158*i) + (0x44*m)         | 0x4500 20C8 +<br>(0x158*i) + (0x44*m)         | 0x4500 30C8 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40C8 +<br>(0x158*i) + (0x44*m)         | 0x4500 50C8 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MASK_m_SLV<br>ADDR <sup>(3)(4)</sup> | RW   | 32                       | 0x0000 00CC<br>+ (0x158*i) +<br>(0x44*m) | N/A                                           | 0x4500 20CC +<br>(0x158*i) + (0x44*m)         | 0x4500 30CC +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40CC +<br>(0x158*i) + (0x44*m)         | 0x4500 50CC +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MASK_m_ER R $^{(3)(4)}$              | RW   | 32                       | 0x0000 00D0 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 10D0 +<br>(0x158*i) + (0x44*m)         | 0x4500 20D0 +<br>(0x158*i) + (0x44*m)         | 0x4500 30D0 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40D0 +<br>(0x158*i) + (0x44*m)         | 0x4500 50D0 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MASK_m_US<br>ERINFO (3)(4)           | RW   | 32                       | 0x0000 00D4 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 10D4 +<br>(0x158*i) + (0x44*m)         | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_FILTER_i_MASK_m_RE QUSERINFO(3)(4)            | RW   | 32                       | 0x0000 00D4 +<br>(0x158*i) +<br>(0x44*m) | N/A                                           | 0x4500 20D4 +<br>(0x158*i) + (0x44*m)         | 0x4500 30D4 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40D4 +<br>(0x158*i) + (0x44*m)         | 0x4500 50D4 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MASK_m_RS PUSERINFO(3)(4)            | RW   | 32                       | 0x0000 00D8 +<br>(0x158*i) +<br>(0x44*m) | N/A                                           | 0x4500 20D8 +<br>(0x158*i) + (0x44*m)         | 0x4500 30D8 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40D8 +<br>(0x158*i) + (0x44*m)         | 0x4500 50D8 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MATCH_m_R<br>D (3)(4)                | RW   | 32                       | 0x0000 00E0 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 10E0 +<br>(0x158*i) + (0x44*m)         | 0x4500 20E0 +<br>(0x158*i) + (0x44*m)         | 0x4500 30E0 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40E0 +<br>(0x158*i) + (0x44*m)         | 0x4500 50E0 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MATCH_m_W<br>R (3)(4)                | RW   | 32                       | 0x0000 00E4 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 10E4 +<br>(0x158*i) + (0x44*m)         | 0x4500 20E4 +<br>(0x158*i) + (0x44*m)         | 0x4500 30E4 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40E4 +<br>(0x158*i) + (0x44*m)         | 0x4500 50E4 +<br>(0x158*i) + (0x44*m)         |

i = 0 to 7 for CLK2\_STATCOLL0

i = 0 to 5 for CLK2\_STATCOLL1

i = 0 to 3 for CLK2\_STATCOLL2

i = 0 to 7 for CLK2\_STATCOLL3

i = 0 to 3 for CLK2\_STATCOLL4

 $<sup>^{(4)}</sup>$  m = 0 to 1 for CLK2\_STATCOLL0

m = 0 for CLK2\_STATCOLL1 m = 0 for CLK2\_STATCOLL2

m = 0 for CLK2\_STATCOLL3

m = 0 for CLK2\_STATCOLL4



## Table 14-240. STATCOLL Register Summary (continued)

| Register Name                                            | Туре | Register<br>Width (Bits) | Address<br>Offset for<br>SDRAM           | CLK2_STATCOLL0<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL1<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL<br>2 L3_MAIN<br>Physical Address | CLK2_STATCOLL3<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL4<br>L3_MAIN Physical<br>Address |
|----------------------------------------------------------|------|--------------------------|------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L3_STCOL_FILTER_i_MATCH_m_M<br>STADDR (3)(4)             | RW   | 32                       | 0x0000 00E8 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 10E8 +<br>(0x158*i) + (0x44*m)         | 0x4500 20E8 +<br>(0x158*i) + (0x44*m)         | 0x4500 30E8 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40E8 +<br>(0x158*i) + (0x44*m)         | 0x4500 50E8 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MATCH_m_S LVADDR (3) (4)               | RW   | 32                       | 0x0000 00EC<br>+ (0x158*i) +<br>(0x44*m) | N/A                                           | 0x4500 20EC +<br>(0x158*i) + (0x44*m)         | 0x4500 30EC +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40EC +<br>(0x158*i) + (0x44*m)         | 0x4500 50EC +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MATCH_m_E<br>RR <sup>(3)(4)</sup>      | RW   | 32                       | 0x0000 00F0 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 10F0 +<br>(0x158*i) + (0x44*m)         | 0x4500 20F0 +<br>(0x158*i) + (0x44*m)         | 0x4500 30F0 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40F0 +<br>(0x158*i) + (0x44*m)         | 0x4500 50F0 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MATCH_m_U<br>SERINFO (3)(4)            | RW   | 32                       | 0x0000 00F4+<br>(0x158*i) +<br>(0x44*m)  | 0x4500 10F4 +<br>(0x158*i) + (0x44*m)         | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_FILTER_i_MATCH_m_R EQUSERINFO(3)(4)             | RW   | 32                       | 0x0000 00F4 +<br>(0x158*i) +<br>(0x44*m) | N/A                                           | 0x4500 20F4 +<br>(0x158*i) + (0x44*m)         | 0x4500 30F4 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40F4 +<br>(0x158*i) + (0x44*m)         | 0x4500 50F4 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MATCH_m_R SPUSERINFO <sup>(5)(6)</sup> | RW   | 32                       | 0x0000 00F8 +<br>(0x158*i) +<br>(0x44*m) | N/A                                           | 0x4500 20F8 +<br>(0x158*i) + (0x44*m)         | 0x4500 30F8 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 40F8 +<br>(0x158*i) + (0x44*m)         | 0x4500 50F8 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_OP_i_THRESHOLD_MIN VAL (5)                      | RW   | 32                       | 0x0000 01F0 +<br>(0x158*i)               | 0x4500 11F0 +<br>(0x158*i)                    | 0x4500 21F0 +<br>(0x158*i)                    | 0x4500 31F0 +<br>(0x158*i)                     | 0x4500 41F0 +<br>(0x158*i)                    | 0x4500 51F0 +<br>(0x158*i)                    |
| L3_STCOL_OP_i_THRESHOLD_MA XVAL (5)                      | RW   | 32                       | 0x0000 01F4 +<br>(0x158*i)               | 0x4500 11F4 +<br>(0x158*i)                    | 0x4500 21F4 +<br>(0x158*i)                    | 0x4500 31F4 +<br>(0x158*i)                     | 0x4500 41F4 +<br>(0x158*i)                    | 0x4500 51F4 +<br>(0x158*i)                    |
| L3_STCOL_OP_i_EVTINFOSEL (5)                             | RW   | 32                       | 0x0000 01F8 +<br>(0x158*i)               | 0x4500 11F8 +<br>(0x158*i)                    | 0x4500 21F8 +<br>(0x158*i)                    | 0x4500 31F8 +<br>(0x158*i)                     | 0x4500 41F8 +<br>(0x158*i)                    | 0x4500 51F8 +<br>(0x158*i)                    |
| L3_STCOL_OP_i_SEL <sup>(5)</sup>                         | RW   | 32                       | 0x0000 01FC<br>+ (0x158*i)               | 0x4500 11FC +<br>(0x158*i)                    | 0x4500 21FC +<br>(0x158*i)                    | 0x4500 31FC +<br>(0x158*i)                     | 0x4500 41FC +<br>(0x158*i)                    | 0x4500 51FC +<br>(0x158*i)                    |

i = 0 to 7 for CLK2\_STATCOLL0

i = 0 to 5 for CLK2\_STATCOLL1

i = 0 to 3 for CLK2\_STATCOLL2

i = 0 to 7 for CLK2\_STATCOLL3

i = 0 to 3 for CLK2\_STATCOLL4

m = 0 to 1 for CLK2\_STATCOLL0

m = 0 for CLK2\_STATCOLL1

m = 0 for CLK2\_STATCOLL2

m = 0 for CLK2\_STATCOLL3

m = 0 for CLK2\_STATCOLL4



www.ti.com

# Table 14-241. STATCOLL Register Summary

| Register Name                   | Туре | Register<br>Width (Bits) | Address<br>Offset for<br>SDRAM | CLK2_STATCOLL5<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL6<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL<br>7 L3_MAIN<br>Physical Address | CLK2_STATCOLL8<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL9<br>L3_MAIN Physical<br>Address |
|---------------------------------|------|--------------------------|--------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L3_STCOL_STDHOSTHDR_CORER EG    | R    | 32                       | 0x0000 0000                    | 0x4500 6000                                   | 0x4500 7000                                   | 0x4500 8000                                    | 0x4500 9000                                   | 0x4500 A000                                   |
| L3_STCOL_STDHOSTHDR_VERSIO NREG | R    | 32                       | 0x0000 0004                    | 0x4500 6004                                   | 0x4500 7004                                   | 0x4500 8004                                    | 0x4500 9004                                   | 0x4500 A004                                   |
| L3_STCOL_EN                     | RW   | 32                       | 0x0000 0008                    | 0x4500 61008                                  | 0x4500 7008                                   | 0x4500 8008                                    | 0x4500 9008                                   | 0x4500 A008                                   |
| L3_STCOL_SOFTEN                 | RW   | 32                       | 0x0000 000C                    | 0x4500 600C                                   | 0x4500 700C                                   | 0x4500 800C                                    | 0x4500 900C                                   | 0x4500 A00C                                   |
| L3_STCOL_IGNORESUSPEND          | RW   | 32                       | 0x0000 0010                    | 0x4500 6010                                   | 0x4500 7010                                   | 0x4500 8010                                    | 0x4500 9010                                   | 0x4500 A010                                   |
| L3_STCOL_TRIGEN                 | RW   | 32                       | 0x0000 0014                    | 0x4500 6014                                   | 0x4500 7014                                   | 0x4500 8014                                    | 0x4500 9014                                   | 0x4500 A014                                   |
| L3_STCOL_REQEVT                 | RW   | 32                       | 0x0000 0018                    | 0x4500 6018                                   | 0x4500 7018                                   | 0x4500 8018                                    | 0x4500 9018                                   | 0x4500 A018                                   |
| L3_STCOL_RSPEVT                 | RW   | 32                       | 0x0000 001C                    | 0x4500 601C                                   | 0x4500 701C                                   | 0x4500 801C                                    | 0x4500 901C                                   | 0x4500 A01C                                   |
| L3_STCOL_EVTMUX_SEL0            | RW   | 32                       | 0x0000 0020                    | 0x4500 6020                                   | 0x4500 7020                                   | 0x4500 8020                                    | 0x4500 9020                                   | 0x4500 A020                                   |
| L3_STCOL_EVTMUX_SEL1            | RW   | 32                       | 0x0000 0024                    | 0x4500 6024                                   | 0x4500 7024                                   | 0x4500 8024                                    | 0x4500 9024                                   | 0x4500 A024                                   |
| L3_STCOL_EVTMUX_SEL2            | RW   | 32                       | 0x0000 0028                    | 0x4500 6028                                   | 0x4500 7028                                   | 0x4500 8028                                    | 0x4500 9028                                   | 0x4500 A028                                   |
| L3_STCOL_EVTMUX_SEL3            | RW   | 32                       | 0x0000 002C                    | 0x4500 602C                                   | 0x4500 702C                                   | 0x4500 802C                                    | 0x4500 902C                                   | 0x4500 A02C                                   |
| L3_STCOL_EVTMUX_SEL4            | RW   | 32                       | 0x0000 0030                    | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_EVTMUX_SEL5            | RW   | 32                       | 0x0000 0034                    | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_EVTMUX_SEL6            | RW   | 32                       | 0x0000 0038                    | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_EVTMUX_SEL7            | RW   | 32                       | 0x0000 003C                    | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_DUMP_IDENTIFIER        | R    | 32                       | 0x0000 0040                    | 0x4500 6040                                   | 0x4500 7040                                   | 0x4500 8040                                    | 0x4500 9040                                   | 0x4500 A040                                   |
| L3_STCOL_DUMP_COLLECTTIME       | RW   | 32                       | 0x0000 0044                    | 0x4500 6044                                   | 0x4500 7044                                   | 0x4500 8044                                    | 0x4500 9044                                   | 0x4500 A044                                   |
| L3_STCOL_DUMP_SLVADDR           | R    | 32                       | 0x0000 0048                    | 0x4500 6048                                   | 0x4500 7048                                   | 0x4500 8048                                    | 0x4500 9048                                   | 0x4500 A048                                   |
| L3_STCOL_DUMP_MSTADDR           | R    | 32                       | 0x0000 004C                    | 0x4500 604C                                   | 0x4500 704C                                   | 0x4500 804C                                    | 0x4500 904C                                   | 0x4500 A04C                                   |
| L3_STCOL_DUMP_SLVOFS            | RW   | 32                       | 0x0000 0050                    | 0x4500 6050                                   | 0x4500 7050                                   | 0x4500 8050                                    | 0x4500 9050                                   | 0x4500 A050                                   |
| L3_STCOL_DUMP_MODE              | RW   | 32                       | 0x0000 0054                    | 0x4500 6054                                   | 0x4500 7054                                   | 0x4500 8054                                    | 0x4500 9054                                   | 0x4500 A054                                   |
| L3_STCOL_DUMP_SEND              | RW   | 32                       | 0x0000 0058                    | 0x4500 6058                                   | 0x4500 7058                                   | 0x4500 8058                                    | 0x4500 9058                                   | 0x4500 A058                                   |
| L3_STCOL_DUMP_DISABLE           | RW   | 32                       | 0x0000 005C                    | 0x4500 605C                                   | 0x4500 705C                                   | 0x4500 805C                                    | 0x4500 905C                                   | 0x4500 A05C                                   |
| L3_STCOL_DUMP_ALARM_TRIG        | RW   | 32                       | 0x0000 0060                    | 0x4500 6060                                   | 0x4500 7060                                   | 0x4500 8060                                    | 0x4500 9060                                   | 0x4500 A060                                   |
| L3_STCOL_DUMP_ALARM_MINVAL      | RW   | 32                       | 0x0000 0064                    | 0x4500 6064                                   | 0x4500 7064                                   | 0x4500 8064                                    | 0x4500 9064                                   | 0x4500 A064                                   |
| L3_STCOL_DUMP_ALARM_MAXVA       | RW   | 32                       | 0x0000 0068                    | 0x4500 6068                                   | 0x4500 7068                                   | 0x4500 8068                                    | 0x4500 9068                                   | 0x4500 A068                                   |
| L3_STCOL_DUMP_ALARM_MODE0       | RW   | 32                       | 0x0000 006C                    | 0x4500 606C                                   | 0x4500 706C                                   | 0x4500 806C                                    | 0x4500 906C                                   | 0x4500 A06C                                   |
| L3_STCOL_DUMP_ALARM_MODE1       | RW   | 32                       | 0x0000 0070                    | 0x4500 6070                                   | 0x4500 7070                                   | 0x4500 8070                                    | 0x4500 9070                                   | 0x4500 A070                                   |
| L3_STCOL_DUMP_ALARM_MODE2       | RW   | 32                       | 0x0000 0074                    | 0x4500 6074                                   | 0x4500 7074                                   | 0x4500 8074                                    | 0x4500 9074                                   | 0x4500 A074                                   |
| L3_STCOL_DUMP_ALARM_MODE3       | RW   | 32                       | 0x0000 0078                    | 0x4500 6078                                   | 0x4500 7078                                   | 0x4500 8078                                    | 0x4500 9078                                   | 0x4500 A078                                   |



## Table 14-241. STATCOLL Register Summary (continued)

| Register Name                            | Туре | Register<br>Width (Bits) | Address<br>Offset for<br>SDRAM           | CLK2_STATCOLL5<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL6<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL<br>7 L3_MAIN<br>Physical Address | CLK2_STATCOLL8<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL9<br>L3_MAIN Physical<br>Address |
|------------------------------------------|------|--------------------------|------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L3_STCOL_DUMP_ALARM_MODE4                | RW   | 32                       | 0x0000 007C                              | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_DUMP_ALARM_MODE5                | RW   | 32                       | 0x0000 0080                              | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_DUMP_ALARM_MODE6                | RW   | 32                       | 0x0000 0084                              | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_DUMP_ALARM_MODE7                | RW   | 32                       | 0x0000 0088                              | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_DUMP_CNT0                       | R    | 32                       | 0x0000 008C                              | 0x4500 608C                                   | 0x4500 708C                                   | 0x4500 808C                                    | 0x4500 908C                                   | 0x4500 A08C                                   |
| L3_STCOL_DUMP_CNT1                       | R    | 32                       | 0x0000 0090                              | 0x4500 6090                                   | 0x4500 7090                                   | 0x4500 8090                                    | 0x4500 9090                                   | 0x4500 A090                                   |
| L3_STCOL_DUMP_CNT2                       | R    | 32                       | 0x0000 0094                              | 0x4500 6094                                   | 0x4500 7094                                   | 0x4500 8094                                    | 0x4500 9094                                   | 0x4500 A094                                   |
| L3_STCOL_DUMP_CNT3                       | R    | 32                       | 0x0000 0098                              | 0x4500 6098                                   | 0x4500 7098                                   | 0x4500 8098                                    | 0x4500 9098                                   | 0x4500 A098                                   |
| L3_STCOL_DUMP_CNT4                       | R    | 32                       | 0x0000 009C                              | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_DUMP_CNT5                       | R    | 32                       | 0x0000 00A0                              | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_DUMP_CNT6                       | R    | 32                       | 0x0000 00A4                              | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_DUMP_CNT7                       | R    | 32                       | 8A00 0000x0                              | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_FILTER_i_GLOBALEN (1)           | RW   | 32                       | 0x0000 00AC<br>+ (0x158*i)               | 0x4500 60AC +<br>(0x158*i)                    | 0x4500 70AC +<br>(0x158*i)                    | 0x4500 80AC +<br>(0x158*i)                     | 0x4500 90AC +<br>(0x158*i)                    | 0x4500 A0AC +<br>(0x158*i)                    |
| L3_STCOL_FILTER_i_ADDRMIN <sup>(1)</sup> | RW   | 32                       | 0x0000 00B0 +<br>(0x158*i)               | 0x4500 60B0 +<br>(0x158*i)                    | 0x4500 70B0 +<br>(0x158*i)                    | 0x4500 80B0 +<br>(0x158*i)                     | 0x4500 90B0 +<br>(0x158*i)                    | 0x4500 A0B0 +<br>(0x158*i)                    |
| L3_STCOL_FILTER_i_ADDRMAX(1)             | RW   | 32                       | 0x0000 00B4 +<br>(0x158*i)               | 0x4500 60B4 +<br>(0x158*i)                    | 0x4500 70B4 +<br>(0x158*i)                    | 0x4500 80B4 +<br>(0x158*i)                     | 0x4500 90B4 +<br>(0x158*i)                    | 0x4500 A0B4 +<br>(0x158*i)                    |
| L3_STCOL_FILTER_i_ADDREN(1)              | RW   | 32                       | 0x0000 00B8 +<br>(0x158*i)               | 0x4500 60B8 +<br>(0x158*i)                    | 0x4500 70B8 +<br>(0x158*i)                    | 0x4500 80B8 +<br>(0x158*i)                     | 0x4500 90B8 +<br>(0x158*i)                    | 0x4500 A0B8 +<br>(0x158*i)                    |
| L3_STCOL_FILTER_i_EN_k (1)(2)            | RW   | 32                       | 0x0000 00BC<br>+ (0x158*i) +<br>(0x44*k) | 0x4500 60BC +<br>(0x158*i) + (0x44*k)         | 0x4500 70BC +<br>(0x158*i) + (0x44*k)         | 0x4500 80BC +<br>(0x158*i) +<br>(0x44*k)       | 0x4500 90BC +<br>(0x158*i) + (0x44*k)         | 0x4500 A0BC +<br>(0x158*i) + (0x44*k)         |

i = 0 to 3 for CLK2\_STATCOLL5

i = 0 to 3 for CLK2\_STATCOLL6

i = 0 to 3 for CLK2\_STATCOLL7

i = 0 to 3 for CLK2\_STATCOLL8

i = 0 to 3 for CLK2\_STATCOLL9

<sup>(2)</sup> k = 0 for CLK2\_STATCOLL5

k = 0 for CLK2\_STATCOLL6

k = 0 for CLK2\_STATCOLL7

k = 0 for CLK2\_STATCOLL8

k = 0 for CLK2\_STATCOLL9



## Table 14-241. STATCOLL Register Summary (continued)

| Register Name                                           | Туре | Register<br>Width (Bits) | Address<br>Offset for<br>SDRAM           | CLK2_STATCOLL5<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL6<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL<br>7 L3_MAIN<br>Physical Address | CLK2_STATCOLL8<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL9<br>L3_MAIN Physical<br>Address |
|---------------------------------------------------------|------|--------------------------|------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L3_STCOL_FILTER_i_MASK_m_RD(                            | RW   | 32                       | 0x0000 00C0 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 60C0 +<br>(0x158*i) + (0x44*m)         | 0x4500 70C0 +<br>(0x158*i) + (0x44*m)         | 0x4500 80C0 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90C0 +<br>(0x158*i) + (0x44*m)         | 0x4500 A0C0 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MASK_m_WR                             | RW   | 32                       | 0x0000 00C4 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 60C4 +<br>(0x158*i) + (0x44*m)         | 0x4500 70C4 +<br>(0x158*i) + (0x44*m)         | 0x4500 80C4 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90C4 +<br>(0x158*i) + (0x44*m)         | 0x4500 A0C4 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MASK_m_MS TADDR (3)(4)                | RW   | 32                       | 0x0000 00C8 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 60C8 +<br>(0x158*i) + (0x44*m)         | 0x4500 70C8 +<br>(0x158*i) + (0x44*m)         | 0x4500 80C8 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90C8 +<br>(0x158*i) + (0x44*m)         | 0x4500 A0C8 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MASK_m_SLV<br>ADDR <sup>(3)(4)</sup>  | RW   | 32                       | 0x0000 00CC<br>+ (0x158*i) +<br>(0x44*m) | 0x4500 60CC +<br>(0x158*i) + (0x44*m)         | 0x4500 70CC +<br>(0x158*i) + (0x44*m)         | 0x4500 80CC +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90CC +<br>(0x158*i) + (0x44*m)         | 0x4500 A0CC +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MASK_m_ER R (3)(4)                    | RW   | 32                       | 0x0000 00D0 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 60D0 +<br>(0x158*i) + (0x44*m)         | 0x4500 70D0 +<br>(0x158*i) + (0x44*m)         | 0x4500 80D0 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90D0 +<br>(0x158*i) + (0x44*m)         | 0x4500 A0D0 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MASK_m_US<br>ERINFO <sup>(3)(4)</sup> | RW   | 32                       | 0x0000 00D4 +<br>(0x158*i) +<br>(0x44*m) | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_FILTER_i_MASK_m_RE QUSERINFO(3)(4)             | RW   | 32                       | 0x0000 00D4 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 60D4 +<br>(0x158*i) + (0x44*m)         | 0x4500 70D4 +<br>(0x158*i) + (0x44*m)         | 0x4500 80D4 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90D4 +<br>(0x158*i) + (0x44*m)         | 0x4500 A0D4 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MASK_m_RS PUSERINFO(3)(4)             | RW   | 32                       | 0x0000 00D8 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 60D8 +<br>(0x158*i) + (0x44*m)         | 0x4500 70D8 +<br>(0x158*i) + (0x44*m)         | 0x4500 80D8 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90D8 +<br>(0x158*i) + (0x44*m)         | 0x4500 A0D8 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MATCH_m_R<br>D (3)(4)                 | RW   | 32                       | 0x0000 00E0 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 60E0 +<br>(0x158*i) + (0x44*m)         | 0x4500 70E0 +<br>(0x158*i) + (0x44*m)         | 0x4500 80E0 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90E0 +<br>(0x158*i) + (0x44*m)         | 0x4500 A0E0 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MATCH_m_W R (3)(4)                    | RW   | 32                       | 0x0000 00E4 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 60E4 +<br>(0x158*i) + (0x44*m)         | 0x4500 70E4 +<br>(0x158*i) + (0x44*m)         | 0x4500 80E4 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90E4 +<br>(0x158*i) + (0x44*m)         | 0x4500 A0E4 +<br>(0x158*i) + (0x44*m)         |

i = 0 to 3 for CLK2\_STATCOLL5

Submit Documentation Feedback

i = 0 to 3 for CLK2\_STATCOLL6

i = 0 to 3 for CLK2\_STATCOLL7

i = 0 to 3 for CLK2\_STATCOLL8

i = 0 to 3 for CLK2\_STATCOLL9 (4) m = 0 for CLK2\_STATCOLL5

m = 0 for CLK2\_STATCOLL6

m = 0 for CLK2\_STATCOLL7

m = 0 for CLK2\_STATCOLL8

m = 0 for CLK2\_STATCOLL9



## Table 14-241. STATCOLL Register Summary (continued)

| Register Name                                            | Туре | Register<br>Width (Bits) | Address<br>Offset for<br>SDRAM           | CLK2_STATCOLL5<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL6<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL<br>7 L3_MAIN<br>Physical Address | CLK2_STATCOLL8<br>L3_MAIN Physical<br>Address | CLK2_STATCOLL9<br>L3_MAIN Physical<br>Address |
|----------------------------------------------------------|------|--------------------------|------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L3_STCOL_FILTER_i_MATCH_m_M<br>STADDR (3)(4)             | RW   | 32                       | 0x0000 00E8 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 60E8 +<br>(0x158*i) + (0x44*m)         | 0x4500 70E8 +<br>(0x158*i) + (0x44*m)         | 0x4500 80E8 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90E8 +<br>(0x158*i) + (0x44*m)         | 0x4500 A0E8 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MATCH_m_S LVADDR (3) (4)               | RW   | 32                       | 0x0000 00EC<br>+ (0x158*i) +<br>(0x44*m) | 0x4500 60EC +<br>(0x158*i) + (0x44*m)         | 0x4500 70EC +<br>(0x158*i) + (0x44*m)         | 0x4500 80EC +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90EC +<br>(0x158*i) + (0x44*m)         | 0x4500 A0EC +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MATCH_m_E<br>RR <sup>(3)(4)</sup>      | RW   | 32                       | 0x0000 00F0 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 60F0 +<br>(0x158*i) + (0x44*m)         | 0x4500 70F0 +<br>(0x158*i) + (0x44*m)         | 0x4500 80F0 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90F0 +<br>(0x158*i) + (0x44*m)         | 0x4500 A0F0 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MATCH_m_U<br>SERINFO (3)(4)            | RW   | 32                       | 0x0000 00F4+<br>(0x158*i) +<br>(0x44*m)  | N/A                                           | N/A                                           | N/A                                            | N/A                                           | N/A                                           |
| L3_STCOL_FILTER_i_MATCH_m_R EQUSERINFO(3)(4)             | RW   | 32                       | 0x0000 00F4 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 260F4 +<br>(0x158*i) + (0x44*m)        | 0x4500 70F4 +<br>(0x158*i) + (0x44*m)         | 0x4500 80F4 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90F4 +<br>(0x158*i) + (0x44*m)         | 0x4500 A0F4 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_FILTER_i_MATCH_m_R SPUSERINFO <sup>(5)(6)</sup> | RW   | 32                       | 0x0000 00F8 +<br>(0x158*i) +<br>(0x44*m) | 0x4500 60F8 +<br>(0x158*i) + (0x44*m)         | 0x4500 70F8 +<br>(0x158*i) + (0x44*m)         | 0x4500 80F8 +<br>(0x158*i) +<br>(0x44*m)       | 0x4500 90F8 +<br>(0x158*i) + (0x44*m)         | 0x4500 A0F8 +<br>(0x158*i) + (0x44*m)         |
| L3_STCOL_OP_i_THRESHOLD_MIN VAL (5)                      | RW   | 32                       | 0x0000 01F0 +<br>(0x158*i)               | 0x4500 61F0 +<br>(0x158*i)                    | 0x4500 71F0 +<br>(0x158*i)                    | 0x4500 81F0 +<br>(0x158*i)                     | 0x4500 91F0 +<br>(0x158*i)                    | 0x4500 A1F0 +<br>(0x158*i)                    |
| L3_STCOL_OP_i_THRESHOLD_MA XVAL <sup>(5)</sup>           | RW   | 32                       | 0x0000 01F4 +<br>(0x158*i)               | 0x4500 61F4 +<br>(0x158*i)                    | 0x4500 71F4 +<br>(0x158*i)                    | 0x4500 81F4 +<br>(0x158*i)                     | 0x4500 91F4 +<br>(0x158*i)                    | 0x4500 A1F4 +<br>(0x158*i)                    |
| L3_STCOL_OP_i_EVTINFOSEL (5)                             | RW   | 32                       | 0x0000 01F8 +<br>(0x158*i)               | 0x4500 61F8 +<br>(0x158*i)                    | 0x4500 71F8 +<br>(0x158*i)                    | 0x4500 81F8 +<br>(0x158*i)                     | 0x4500 91F8 +<br>(0x158*i)                    | 0x4500 A1F8 +<br>(0x158*i)                    |
| L3_STCOL_OP_i_SEL (5)                                    | RW   | 32                       | 0x0000 01FC<br>+ (0x158*i)               | 0x4500 61FC +<br>(0x158*i)                    | 0x4500 71FC +<br>(0x158*i)                    | 0x4500 81FC +<br>(0x158*i)                     | 0x4500 91FC +<br>(0x158*i)                    | 0x4500 A1FC +<br>(0x158*i)                    |

i = 0 to 3 for CLK2\_STATCOLL5

i = 0 to 3 for CLK2\_STATCOLL6

i = 0 to 3 for CLK2\_STATCOLL7

i = 0 to 3 for CLK2\_STATCOLL8

i = 0 to 3 for CLK2\_STATCOLL9

m = 0 for CLK2\_STATCOLL5

m = 0 for CLK2\_STATCOLL6

m = 0 for CLK2\_STATCOLL7

m = 0 for CLK2\_STATCOLL8

m = 0 for CLK2\_STATCOLL9



## 14.2.5.1.9.2 L3\_MAIN STATCOLL Register Description

#### Table 14-242. L3\_STCOL\_STDHOSTHDR\_COREREG

| Address Offset   | See Table 14-240.                                                        |          |                                                                                   |
|------------------|--------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------|
| Physical Address | 0x4500 0500<br>0x4500 1 000<br>0x4500 2000<br>0x4500 3000<br>0x4500 4000 | Instance | CLK2_FLAGMUX_STATCOLL CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 |
|                  | 0x4500 5000<br>0x4500 6000<br>0x4500 7000                                |          | CLK2_STATCOLL4<br>CLK2_STATCOLL5<br>CLK2_STATCOLL6                                |
|                  | 0x4500 8000<br>0x4500 9000<br>0x4500 A000                                |          | CLK2_STATCOLL7<br>CLK2_STATCOLL8<br>CLK2_STATCOLL9                                |
| Description      |                                                                          |          |                                                                                   |
| Туре             | R                                                                        |          |                                                                                   |



| Bits  | Field Name                        | Description                                                                                                                                                                                      | Туре | Reset  |
|-------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|
| 31:22 | RESERVED                          | Reserved                                                                                                                                                                                         | R    | 0x000  |
| 21:16 | STDHOSTHDR_COREREG_CO<br>RECODE   | The Core Code field is a constant reporting a vendor-<br>specific core generator code. Type: Constant. Reset<br>value: 0x3A. (When the instance is<br>CLK2_FLAGMUX_STATCOLL reset value is 0x37) | R    | 0x3A   |
| 15:1  | RESERVED                          | Reserved                                                                                                                                                                                         | R    | 0x0000 |
| 0     | STDHOSTHDR_COREREG_VE<br>NDORCODE | The Vendor Code field is a constant reporting the core generator vendor code. Type: Constant. Reset value: 0x1.                                                                                  | R1   | 1      |
|       |                                   | Read 0x0: Third-party vendor.                                                                                                                                                                    |      |        |
|       |                                   | Read 0x1:                                                                                                                                                                                        |      |        |

#### Table 14-243. Register Call Summary for Register L3\_STCOL\_STDHOSTHDR\_COREREG

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1] [2]



| Table 14-244. L3_STCOL_ | _STDHOSTHDR_ | _VERSIONREG |
|-------------------------|--------------|-------------|
|-------------------------|--------------|-------------|

| Address Offset   | See Table 14-240.                                                                      |          |                                                                                                  |
|------------------|----------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 0504<br>0x4500 1004<br>0x4500 2004<br>0x4500 3004<br>0x4500 4004<br>0x4500 5004 | Instance | CLK2_FLAGMUX_STATCOLL CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 |
|                  | 0x4500 6004<br>0x4500 7004<br>0x4500 8004<br>0x4500 9004<br>0x4500 A004                |          | CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9                       |
| Description      |                                                                                        |          |                                                                                                  |
| Туре             | R                                                                                      |          |                                                                                                  |

| 31 | 30 | 29 | 28 2                             | 7 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----------------------------------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---|---|---|---|---|---|---|---|---|---|
|    |    |    | STDHOSTHDR_VERSIONREG_REVISIONID |      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | ORE |   |   |   |   |   |   |   |   |   |   |

| Bits  | Field Name                                   | Description                                                                                                                 | Туре | Reset    |
|-------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|----------|
| 31:24 | STDHOSTHDR_VERSIONREG_<br>REVISIONID         | The Revision Identifier field is a constant reporting the core generator revision number. Type: Constant. Reset value: 0x1. | R    | 0x1      |
| 23:0  | STDHOSTHDR_VERSIONREG_<br>COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved.                                                                            | R    | 0x000000 |

## Table 14-245. Register Call Summary for Register L3\_STCOL\_STDHOSTHDR\_VERSIONREG

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1] [2]

#### Table 14-246. L3\_STCOL\_MASK0

| Ad | dres  | s Of                                                                     | fset |    |    |    |    | See | e Tab | ole 1 | 4-23 | 9. |    |    |    |     |      |    |     |     |    |   |   |     |      |      |      |     |      |      |   |
|----|-------|--------------------------------------------------------------------------|------|----|----|----|----|-----|-------|-------|------|----|----|----|----|-----|------|----|-----|-----|----|---|---|-----|------|------|------|-----|------|------|---|
| Ph | ysica | al Ac                                                                    | dres | ss |    |    |    | 0x4 | 500   | 0508  | 8    |    |    |    |    | Ins | tanc | е  |     |     |    |   |   | CLI | K2_F | FLAC | SMU) | x_s | ГАТС | COLI | L |
| De | scrip | tion                                                                     |      |    |    |    |    |     |       |       |      |    |    |    |    |     |      |    |     |     |    |   |   |     |      |      |      |     |      |      |   |
| Ту | ре    |                                                                          |      |    |    |    |    | RW  | 1     |       |      |    |    |    |    |     |      |    |     |     |    |   |   |     |      |      |      |     |      |      |   |
|    |       |                                                                          |      |    |    |    |    |     |       |       |      |    |    |    |    |     |      |    |     |     |    |   |   |     |      |      |      |     |      |      |   |
| 31 | 30    | 29                                                                       | 28   | 27 | 26 | 25 | 24 | 23  | 22    | 21    | 20   | 19 | 18 | 17 | 16 | 15  | 14   | 13 | 12  | 11  | 10 | 9 | 8 | 7   | 6    | 5    | 4    | 3   | 2    | 1    | 0 |
|    |       | 30 29 28 27 26 25 24 <mark>23 22 21 20 19 18 17 16</mark> 15 14 13 12 11 |      |    |    |    |    |     |       |       |      |    |    |    |    |     |      |    | NAA | SK0 |    |   |   |     |      |      |      |     |      |      |   |



| Bits      | Field Name | Description                                         | Туре | Reset       |
|-----------|------------|-----------------------------------------------------|------|-------------|
| 31:1<br>0 | RESERVED   |                                                     | R    | 0x0000 0000 |
| 9:0       | MASK0      | mask flag inputs 0 Type: Control. Reset value: 0x7. | RW   | 0x3ff       |

#### Table 14-247. Register Call Summary for Register L3\_STCOL\_MASK0

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0]

#### Table 14-248. L3\_STCOL\_REGERR0

| Address Offset   | See Table 14-239. |          |                       |
|------------------|-------------------|----------|-----------------------|
| Physical Address | 0x4500 050C       | Instance | CLK2_FLAGMUX_STATCOLL |
| Description      |                   |          |                       |
| Туре             | RW                |          |                       |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20  | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5    | 4   | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|------|-----|---|---|---|---|
|    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |    |   |   |   | F | REGI | ERR | 0 |   |   |   |

| Bits      | Field Name | Description                                 | Туре | Reset       |
|-----------|------------|---------------------------------------------|------|-------------|
| 31:1<br>0 | RESERVED   |                                             | R    | 0x0000 0000 |
| 9:0       | REGERR0    | flag inputs 0 Type: Status. Reset value: X. | R    | 0x0000 0000 |

#### Table 14-249. Register Call Summary for Register L3\_STCOL\_REGERR0

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0]

#### Table 14-250. L3\_STCOL\_EN

| Address Offset   | See Table 14-240. |          |                |
|------------------|-------------------|----------|----------------|
| Physical Address | 0x4500 1008       | Instance | CLK2_STATCOLL0 |
|                  | 0x4500 2008       |          | CLK2_STATCOLL1 |
|                  | 0x4500 3008       |          | CLK2_STATCOLL2 |
|                  | 0x4500 4008       |          | CLK2_STATCOLL3 |
|                  | 0x4500 5008       |          | CLK2_STATCOLL4 |
|                  | 0x4500 61008      |          | CLK2_STATCOLL5 |
|                  | 0x4500 7008       |          | CLK2 STATCOLL6 |
|                  | 0x4500 8008       |          | CLK2 STATCOLL7 |
|                  | 0x4500 9008       |          | CLK2 STATCOLL8 |
|                  | 0x4500 A008       |          | CLK2_STATCOLL9 |
| Description      |                   |          |                |
| Туре             | RW                |          |                |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |   |   |   |   |   |   |   |   |   | EN |

| Bits | Field Name | Description                                                                                                  | Type | Reset       |
|------|------------|--------------------------------------------------------------------------------------------------------------|------|-------------|
| 31:1 | RESERVED   | Reserved                                                                                                     | R    | 0x0000 0000 |
| 0    | EN         | Enable performance monitoring, this will also shut down the clock if En = 0 Type: Control. Reset value: 0x0. | RW   | 0           |



## Table 14-251. Register Call Summary for Register L3\_STCOL\_EN

#### L3\_MAIN Interconnect

- Statistic Collectors Group: [0]
- L3\_MAIN STATCOLL Register Summary and Description: [1] [2]

#### Table 14-252. L3\_STCOL\_SOFTEN

| Add | dres  | s Of  | fset |    |    |    |    | Se  | e Ta | ble 1 | 4-24 | 0. |    |      |     |       |      |    |    |    |    |   |   |     |      |      |     |     |   |   |        |
|-----|-------|-------|------|----|----|----|----|-----|------|-------|------|----|----|------|-----|-------|------|----|----|----|----|---|---|-----|------|------|-----|-----|---|---|--------|
| Phy | /sica | al Ad | dre  | ss |    |    |    | 0x4 | 1500 | 100   | С    |    |    |      |     | Ins   | tanc | e  |    |    |    |   |   | CLI | K2 S | STAT | COL | LO. |   |   |        |
| •   |       |       |      |    |    |    |    | 0x4 | 1500 | 200   | С    |    |    |      |     |       |      |    |    |    |    |   |   | CLI | K2_5 | STAT | COL | L1  |   |   |        |
|     |       |       |      |    |    |    |    | 0x4 | 1500 | 300   | С    |    |    |      |     |       |      |    |    |    |    |   |   | CLI | K2_5 | STAT | COL | L2  |   |   |        |
|     |       |       |      |    |    |    |    | 0x4 | 1500 | 400   | С    |    |    |      |     |       |      |    |    |    |    |   |   | CLI | K2_5 | STAT | COL | L3  |   |   |        |
|     |       |       |      |    |    |    |    | 0x4 | 1500 | 500   | С    |    |    |      |     |       |      |    |    |    |    |   |   | CLI | K2_5 | STAT | COL | L4  |   |   |        |
|     |       |       |      |    |    |    |    | 0x4 | 1500 | 600   | С    |    |    |      |     |       |      |    |    |    |    |   |   | CLI | K2_5 | STAT | COL | L5  |   |   |        |
|     |       |       |      |    |    |    |    | 0x4 | 1500 | 700   | С    |    |    |      |     |       |      |    |    |    |    |   |   | CLI | K2_5 | TAT  | COL | LL6 |   |   |        |
|     |       |       |      |    |    |    |    | 0x4 | 1500 | 800   | С    |    |    |      |     |       |      |    |    |    |    |   |   | CLI | K2_5 | TAT  | COL | _L7 |   |   |        |
|     |       |       |      |    |    |    |    | 0x4 | 1500 | 900   | С    |    |    |      |     |       |      |    |    |    |    |   |   | CLI | K2_5 | STAT | COL | _L8 |   |   |        |
|     |       |       |      |    |    |    |    | 0x4 | 1500 | A00   | C    |    |    |      |     |       |      |    |    |    |    |   |   | CLI | K2_5 | STAT | COL | _L9 |   |   |        |
| Des | scrip | otion | ı    |    |    |    |    |     |      |       |      |    |    |      |     |       |      |    |    |    |    |   |   |     |      |      |     |     |   |   |        |
| Тур | ре    |       |      |    |    |    |    | R۷  | /    |       |      |    |    |      |     |       |      |    |    |    |    |   |   |     |      |      |     |     |   |   |        |
|     |       |       |      |    |    |    |    |     |      |       |      |    |    |      |     |       |      |    |    |    |    |   |   |     |      |      |     |     |   |   |        |
| 31  | 30    | 29    | 28   | 27 | 26 | 25 | 24 | 23  | 22   | 21    | 20   | 19 | 18 | 17   | 16  | 15    | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6    | 5    | 4   | 3   | 2 | 1 | 0      |
|     |       |       |      |    |    |    |    |     |      |       |      |    |    |      |     |       |      |    |    |    |    |   |   |     |      |      |     |     |   |   | Z      |
|     |       |       |      |    |    |    |    |     |      |       |      |    |    | DE   | CED | VED   |      |    |    |    |    |   |   |     |      |      |     |     |   |   |        |
|     |       |       |      |    |    |    |    |     |      |       |      |    |    | IXL. | OLK | v L D |      |    |    |    |    |   |   |     |      |      |     |     |   |   | SOFTEN |
|     |       |       |      |    |    |    |    |     |      |       |      |    |    |      |     |       |      |    |    |    |    |   |   |     |      |      |     |     |   |   | Ś      |

| Bits | Field Name | Description                                                                 | Type | Reset       |
|------|------------|-----------------------------------------------------------------------------|------|-------------|
| 31:1 | RESERVED   | Reserved                                                                    | R    | 0x0000 0000 |
| 0    | SOFTEN     | Software enable for performance monitoring Type: Control. Reset value: 0x0. | RW   | 0           |

## Table 14-253. Register Call Summary for Register L3\_STCOL\_SOFTEN

- Statistic Collectors Group: [0]
- L3\_MAIN STATCOLL Register Summary and Description: [1] [2]



|             |      |    |    |    |    |                                        |                                                              | Tal                                          | ble                                                          | 14   | -25 | 4. L | 3_8 | STO | COI | IG    | NC   | RE  | ES | US | PEN | ۱D |   |                            |                                                             |                                        |                                        |                                        |                                        |   |   |               |
|-------------|------|----|----|----|----|----------------------------------------|--------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------|------|-----|------|-----|-----|-----|-------|------|-----|----|----|-----|----|---|----------------------------|-------------------------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|---|---|---------------|
| Address Of  | fset |    |    |    |    | S                                      | ee                                                           | ГaЫ                                          | le 1                                                         | 4-24 | 0.  |      |     |     |     |       |      |     |    |    |     |    |   |                            |                                                             |                                        |                                        |                                        |                                        |   |   |               |
| Physical Ad | dre  | SS |    |    |    | 0:<br>0:<br>0:<br>0:<br>0:<br>0:<br>0: | x450<br>x450<br>x450<br>x450<br>x450<br>x450<br>x450<br>x450 | 00 2<br>00 3<br>00 4<br>00 5<br>00 6<br>00 7 | 1010<br>2010<br>3010<br>4010<br>5010<br>5010<br>7010<br>8010 |      |     |      |     |     | lr  | nstan | се   |     |    |    |     |    |   | CL<br>CL<br>CL<br>CL<br>CL | K2_<br>K2_<br>K2_<br>K2_<br>K2_<br>K2_<br>K2_<br>K2_<br>K2_ | ST<br>ST<br>ST<br>ST<br>ST<br>ST<br>ST | ATO<br>ATO<br>ATO<br>ATO<br>ATO<br>ATO | COL<br>COL<br>COL<br>COL<br>COL<br>COL | L1<br>L2<br>L3<br>L4<br>L5<br>L6<br>L7 |   |   |               |
| Description | ١    |    |    |    |    |                                        |                                                              |                                              |                                                              |      |     |      |     |     |     |       |      |     |    |    |     |    |   |                            |                                                             |                                        |                                        |                                        |                                        |   |   |               |
| Туре        |      |    |    |    |    | R                                      | W                                                            |                                              |                                                              |      |     |      |     |     |     |       |      |     |    |    |     |    |   |                            |                                                             |                                        |                                        |                                        |                                        |   |   |               |
| 31 30 29    | 28   | 27 | 26 | 25 | 24 | 2                                      | 3 2                                                          | 22                                           | 21                                                           | 20   | 19  | 18   | 17  | 16  | 6 1 | 5 14  | ļ 1: | 3 1 | 2  | 11 | 10  | 9  | 8 | 7                          | 6                                                           |                                        | 5                                      | 4                                      | 3                                      | 2 | 1 | 0             |
|             |      |    |    |    |    |                                        |                                                              |                                              |                                                              |      |     |      | RE  | SEI | RVE | D     |      |     |    |    |     |    |   |                            |                                                             |                                        |                                        |                                        |                                        |   |   | IGNORESUSPEND |

| Bits | Field Name    | Description                                                                         | Туре | Reset       |
|------|---------------|-------------------------------------------------------------------------------------|------|-------------|
| 31:1 | RESERVED      |                                                                                     | R    | 0x0000 0000 |
| 0    | IGNORESUSPEND | Ignore suspend if set to one for suspend mechanism Type: Control. Reset value: 0x0. | RW   | 0           |

## Table 14-255. Register Call Summary for Register L3\_STCOL\_IGNORESUSPEND

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

#### Table 14-256. L3\_STCOL\_TRIGEN

| Ad | dres  | s Of  | fset |    |    |    |     | Se                                            | e Tal                                                        | ble 1                                                | 4-24                            | 0. |    |    |     |     |      |    |    |    |    |   |   |                                        |                                                              |                                              |                                                              |                                        |   |   |        |
|----|-------|-------|------|----|----|----|-----|-----------------------------------------------|--------------------------------------------------------------|------------------------------------------------------|---------------------------------|----|----|----|-----|-----|------|----|----|----|----|---|---|----------------------------------------|--------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------|----------------------------------------|---|---|--------|
| Ph | ysica | al Ad | ddre | ss |    |    |     | 0x4<br>0x4<br>0x4<br>0x4<br>0x4<br>0x4<br>0x4 | 1500<br>1500<br>1500<br>1500<br>1500<br>1500<br>1500<br>1500 | 201<br>301<br>401<br>501<br>601<br>701<br>801<br>901 | 4<br>4<br>4<br>4<br>4<br>4<br>4 |    |    |    |     | Ins | tanc | e  |    |    |    |   |   | CLI<br>CLI<br>CLI<br>CLI<br>CLI<br>CLI | K2_S<br>K2_S<br>K2_S<br>K2_S<br>K2_S<br>K2_S<br>K2_S<br>K2_S | STAT<br>STAT<br>STAT<br>STAT<br>STAT<br>STAT | TCOI<br>TCOI<br>TCOI<br>TCOI<br>TCOI<br>TCOI<br>TCOI<br>TCOI | L1<br>L2<br>L3<br>L4<br>L5<br>L6<br>L7 |   |   |        |
| De | scrip | tion  | 1    |    |    |    |     |                                               |                                                              |                                                      |                                 |    |    |    |     |     |      |    |    |    |    |   |   |                                        |                                                              |                                              |                                                              |                                        |   |   |        |
| Ту | ре    |       |      |    |    |    |     | RV                                            | /                                                            |                                                      |                                 |    |    |    |     |     |      |    |    |    |    |   |   |                                        |                                                              |                                              |                                                              |                                        |   |   |        |
| 24 | 20    | 20    | 20   | 07 | 00 | 25 | 0.4 | 00                                            | 20                                                           | 04                                                   | 20                              | 40 | 40 | 47 | 40  | 45  | 4.4  | 40 | 40 | 44 | 40 |   |   | 7                                      |                                                              |                                              |                                                              |                                        |   | 4 | 0      |
| 31 | 30    | 29    | 28   | 27 | 26 | 25 | 24  | 23                                            | 22                                                           | 21                                                   | 20                              | 19 | 18 | 17 | 16  | 15  | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7                                      | 6                                                            | 5                                            | 4                                                            | 3                                      | 2 | 1 | 0      |
|    |       |       |      |    |    |    |     |                                               |                                                              |                                                      |                                 |    |    | RE | SER | √ED |      |    |    |    |    |   |   |                                        |                                                              |                                              |                                                              |                                        |   |   | TRIGEN |



| Bits | Field Name | Description                                                                                     | Туре | Reset       |
|------|------------|-------------------------------------------------------------------------------------------------|------|-------------|
| 31:1 | RESERVED   | Reserved                                                                                        | R    | 0x0000 0000 |
| 0    | TRIGEN     | TrigEn when set, it enable the external trigger start and stop Type: Control. Reset value: 0x0. | RW   | 0           |

#### Table 14-257. Register Call Summary for Register L3\_STCOL\_TRIGEN

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-258. L3\_STCOL\_REQEVT

| Address Offset   | See Table 14-240. |          |                |
|------------------|-------------------|----------|----------------|
| Physical Address | 0x4500 1018       | Instance | CLK2_STATCOLL0 |
| •                | 0x4500 2018       |          | CLK2_STATCOLL1 |
|                  | 0x4500 3018       |          | CLK2 STATCOLL2 |
|                  | 0x4500 4018       |          | CLK2 STATCOLL3 |
|                  | 0x4500 5018       |          | CLK2 STATCOLL4 |
|                  | 0x4500 6018       |          | CLK2 STATCOLL5 |
|                  | 0x4500 7018       |          | CLK2 STATCOLL6 |
|                  | 0x4500 8018       |          | CLK2 STATCOLL7 |
|                  | 0x4500 9018       |          | CLK2 STATCOLL8 |
|                  | 0x4500 A018       |          | CLK2_STATCOLL9 |
| Description      |                   |          |                |
| Туре             | RW                |          |                |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|-----|---|
|    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |   |   |   |   |   |   |   | REQ | EVT |   |

| Bits | Field Name | Description                                                                    | Type | Reset     |
|------|------------|--------------------------------------------------------------------------------|------|-----------|
| 31:4 | RESERVED   | Reserved                                                                       | R    | 0x0000000 |
| 3:0  | REQEVT     | Req event select Type: Control. Reset value: 0x0.                              | RW   | 0x0       |
|      |            | 0x0: Collect is disabled default value                                         |      |           |
|      |            | 0x1: Collect all event: hit always (cycle)                                     |      |           |
|      |            | 0x2: Collect transfers: actually used cycle for transferring aN NTTP word      |      |           |
|      |            | 0x3: Collect wait cycle: transfer has been delayed by source                   |      |           |
|      |            | 0x4: Collect busy: transfer has been delayed by destination                    |      |           |
|      |            | 0x5: Collect packet: new packet start                                          |      |           |
|      |            | 0x6: Collect data: data cycle transfer, write for requests, read for responses |      |           |
|      |            | 0x7: Collect idles: transfer is not initiated by source                        |      |           |
|      |            | 0x8: Collect latency: hit when actually detecting debug bit on response links  |      |           |

#### Table 14-259. Register Call Summary for Register L3\_STCOL\_REQEVT

- Statistic Collectors Group: [0]
- L3\_MAIN STATCOLL Register Summary and Description: [1] [2]



|                   |                                                                                                                                                    |                                     | 20_1/1/ 1/17 1/1/2/2011/10                                                                                                                                           |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | Table 14-260. L                                                                                                                                    | _3_STCOL_RSPEVT                     |                                                                                                                                                                      |
| Address Offset    | See Table 14-240.                                                                                                                                  |                                     |                                                                                                                                                                      |
| Physical Address  | 0x4500 101C<br>0x4500 201C<br>0x4500 301C<br>0x4500 401C<br>0x4500 501C<br>0x4500 601C<br>0x4500 701C<br>0x4500 801C<br>0x4500 901C<br>0x4500 A01C | Instance                            | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL8 CLK2_STATCOLL9 |
| Description       |                                                                                                                                                    |                                     |                                                                                                                                                                      |
| Туре              | RW                                                                                                                                                 |                                     |                                                                                                                                                                      |
|                   |                                                                                                                                                    |                                     |                                                                                                                                                                      |
| 31 30 29 28 27 26 | 25 24 <mark>23 22 21 20 19 18 17 </mark>                                                                                                           | <mark>16</mark> 15 14 13 12 11 10 9 | 9 8 7 6 5 4 3 2 1 0                                                                                                                                                  |
|                   |                                                                                                                                                    |                                     |                                                                                                                                                                      |

**RESERVED** 

| Bits | Field Name | Description                                                                    | Туре | Reset     |
|------|------------|--------------------------------------------------------------------------------|------|-----------|
| 31:4 | RESERVED   | Reserved                                                                       | R    | 0x0000000 |
| 3:0  | RSPEVT     | Rsp event select Type: Control. Reset value: 0x0.                              | RW   | 0x0       |
|      |            | 0x0: Collect is disabled default value                                         |      |           |
|      |            | 0x1: Collect all event: hit always (cycle)                                     |      |           |
|      |            | 0x2: Collect transfers: actually used cycle for transferring a NTTP word       |      |           |
|      |            | 0x3: Collect wait cycle: transfer has been delayed by source                   |      |           |
|      |            | 0x4: Collect busy: transfer has been delayed by destination                    |      |           |
|      |            | 0x5: Collect packet: new packet start                                          |      |           |
|      |            | 0x6: Collect data: data cycle transfer, write for requests, read for responses |      |           |
|      |            | 0x7: Collect idles: transfer is not initiated by source                        |      |           |
|      |            | 0x8: Collect latency: hit when actually detecting debug bit on response links  |      |           |

# Table 14-261. Register Call Summary for Register L3\_STCOL\_RSPEVT

#### L3\_MAIN Interconnect

- Statistic Collectors Group: [0]
- L3\_MAIN STATCOLL Register Summary and Description: [1] [2]

**RSPEVT** 



| _  |       |       |       |    |    |    |    |                                        |                                                                               |                                                      |                                 |    |     |    |    |     |      |    |    |    |    |   |   |                                        |                                                                            |                                         |                                 |                                        |   |             |   |
|----|-------|-------|-------|----|----|----|----|----------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------|----|-----|----|----|-----|------|----|----|----|----|---|---|----------------------------------------|----------------------------------------------------------------------------|-----------------------------------------|---------------------------------|----------------------------------------|---|-------------|---|
| Ad | dres  | s Of  | rset  |    |    |    |    | S                                      | ee Ta                                                                         | ble 1                                                | 4-24                            | 0. |     |    |    |     |      |    |    |    |    |   |   |                                        |                                                                            |                                         |                                 |                                        |   |             |   |
| Ph | ysic  | al Ac | ldres | SS |    |    |    | 0:<br>0:<br>0:<br>0:<br>0:<br>0:<br>0: | x4500<br>x4500<br>x4500<br>x4500<br>x4500<br>x4500<br>x4500<br>x4500<br>x4500 | 202<br>302<br>402<br>502<br>602<br>702<br>802<br>902 | 0<br>0<br>0<br>0<br>0<br>0<br>0 |    |     |    |    | Ins | tanc | е  |    |    |    |   |   | CLH<br>CLH<br>CLH<br>CLH<br>CLH<br>CLH | <pre>&lt;2_9 &lt;2_9 &lt;2_9 &lt;2_9 &lt;2_9 &lt;2_9 &lt;2_9 &lt;2_9</pre> | TATS TATS TATS TATS TATS TATS TATS TATS | COL<br>COL<br>COL<br>COL<br>COL | L1<br>L2<br>L3<br>L4<br>L5<br>L6<br>L7 |   |             |   |
| De | scrip | otion |       |    |    |    |    |                                        |                                                                               |                                                      |                                 |    |     |    |    |     |      |    |    |    |    |   |   |                                        |                                                                            |                                         |                                 |                                        |   |             |   |
| Ту | Эе    |       |       |    |    |    |    | R                                      | :W                                                                            |                                                      |                                 |    |     |    |    |     |      |    |    |    |    |   |   |                                        |                                                                            |                                         |                                 |                                        |   |             |   |
| 31 | 30    | 29    | 28    | 27 | 26 | 25 | 24 | 2                                      | 3 22                                                                          | 21                                                   | 20                              | 19 | 18  | 17 | 16 | 15  | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7                                      | 6                                                                          | 5                                       | 4                               | 3                                      | 2 | 1           | C |
|    |       |       |       |    |    |    |    |                                        |                                                                               |                                                      |                                 |    | RES |    |    |     |      |    |    |    |    |   |   |                                        |                                                                            |                                         |                                 |                                        |   | EVTMUX_SEL0 |   |

| Bits | Field Name  | Description                                              | Type | Reset       |
|------|-------------|----------------------------------------------------------|------|-------------|
| 31:3 | RESERVED    | Reserved                                                 | R    | 0x0000 0000 |
| 2:0  | EVTMUX_SEL0 | The select of the mux 0 Type: Control. Reset value: 0x0. | RW   | 0x0         |

# Table 14-263. Register Call Summary for Register L3\_STCOL\_EVTMUX\_SEL0

#### L3\_MAIN Interconnect

- Statistic Collectors Group: [0]
- L3\_MAIN STATCOLL Register Summary and Description: [1] [2]

## Table 14-264. L3\_STCOL\_EVTMUX\_SEL1

| Add | iress  | Offs | set  |    |    |    |    | 5   | See                                                          | Γat                                    | ole 1                                                                        | 4-24                            | 0. |    |      |     |     |      |    |    |    |    |   |   |                                        |                                                             |                                               |                                                      |                                               |   |             |   |
|-----|--------|------|------|----|----|----|----|-----|--------------------------------------------------------------|----------------------------------------|------------------------------------------------------------------------------|---------------------------------|----|----|------|-----|-----|------|----|----|----|----|---|---|----------------------------------------|-------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------|-----------------------------------------------|---|-------------|---|
| Phy | rsical | Add  | dres | S  |    |    |    |     | )x45<br>)x45<br>)x45<br>)x45<br>)x45<br>)x45<br>)x45<br>)x45 | 00<br>00<br>00<br>00<br>00<br>00<br>00 | 1024<br>2024<br>3024<br>4024<br>5024<br>6024<br>7024<br>8024<br>9024<br>A024 | 1<br>1<br>1<br>1<br>1<br>1<br>1 |    |    |      |     | Ins | tanc | e  |    |    |    |   |   | CLI<br>CLI<br>CLI<br>CLI<br>CLI<br>CLI | K2_<br>K2_<br>K2_<br>K2_<br>K2_<br>K2_<br>K2_<br>K2_<br>K2_ | STA<br>STA<br>STA<br>STA<br>STA<br>STA<br>STA | TCO<br>TCO<br>TCO<br>TCO<br>TCO<br>TCO<br>TCO<br>TCO | LL1<br>LL2<br>LL3<br>LL4<br>LL5<br>LL6<br>LL7 |   |             |   |
| Des | cripti | ion  |      |    |    |    |    |     |                                                              |                                        |                                                                              |                                 |    |    |      |     |     |      |    |    |    |    |   |   |                                        |                                                             |                                               |                                                      |                                               |   |             |   |
| Тур | е      |      |      |    |    |    |    | F   | RW                                                           |                                        |                                                                              |                                 |    |    |      |     |     |      |    |    |    |    |   |   |                                        |                                                             |                                               |                                                      |                                               |   |             |   |
| 31  | 30 2   | 29 2 | 28   | 27 | 26 | 25 | 24 | 1 2 | 23 2                                                         | 22                                     | 21                                                                           | 20                              | 19 | 18 | 17   | 16  | 15  | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7                                      | 6                                                           | 5                                             | 4                                                    | 3                                             | 2 | 1           | 0 |
|     |        |      |      |    |    |    |    |     |                                                              |                                        |                                                                              |                                 |    | RE | SER' | VED |     |      |    |    |    |    |   |   |                                        |                                                             |                                               |                                                      |                                               |   | EVTMUX_SEL1 |   |



| Bits | Field Name  | Description                                              | Туре | Reset       |
|------|-------------|----------------------------------------------------------|------|-------------|
| 31:3 | RESERVED    | Reserved                                                 | R    | 0x0000 0000 |
| 2:0  | EVTMUX_SEL1 | The select of the mux 1 Type: Control. Reset value: 0x0. | RW   | 0x0         |

## Table 14-265. Register Call Summary for Register L3\_STCOL\_EVTMUX\_SEL1

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

#### Table 14-266. L3\_STCOL\_EVTMUX\_SEL2

| Add | dres  | s Of  | fset |    |    |    |    | Se                                                          | e Tal                                                        | ble 1                                                | 4-24                            | 0. |     |     |     |     |      |    |    |    |    |   |   |                                        |                                                      |                                        |                                                              |                                               |   |             |   |
|-----|-------|-------|------|----|----|----|----|-------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------|---------------------------------|----|-----|-----|-----|-----|------|----|----|----|----|---|---|----------------------------------------|------------------------------------------------------|----------------------------------------|--------------------------------------------------------------|-----------------------------------------------|---|-------------|---|
| Phy | /sica | al Ac | ldre | SS |    |    |    | 0x-<br>0x-<br>0x-<br>0x-<br>0x-<br>0x-<br>0x-<br>0x-<br>0x- | 4500<br>4500<br>4500<br>4500<br>4500<br>4500<br>4500<br>4500 | 202<br>302<br>402<br>502<br>602<br>702<br>802<br>902 | 8<br>8<br>8<br>8<br>8<br>8<br>8 |    |     |     |     | Ins | tanc | e  |    |    |    |   |   | CLI<br>CLI<br>CLI<br>CLI<br>CLI<br>CLI | K2_S<br>K2_S<br>K2_S<br>K2_S<br>K2_S<br>K2_S<br>K2_S | 10000000000000000000000000000000000000 | TCOI<br>TCOI<br>TCOI<br>TCOI<br>TCOI<br>TCOI<br>TCOI<br>TCOI | LL1<br>LL2<br>LL3<br>LL4<br>LL5<br>LL6<br>LL7 |   |             |   |
| Des | scrip | tion  | ı    |    |    |    |    |                                                             |                                                              |                                                      |                                 |    |     |     |     |     |      |    |    |    |    |   |   |                                        |                                                      |                                        |                                                              |                                               |   |             |   |
| Тур | е     |       |      |    |    |    |    | R۷                                                          | V                                                            |                                                      |                                 |    |     |     |     |     |      |    |    |    |    |   |   |                                        |                                                      |                                        |                                                              |                                               |   |             |   |
| 31  | 30    | 29    | 28   | 27 | 26 | 25 | 24 | 23                                                          | 22                                                           | 21                                                   | 20                              | 19 | 18  | 17  | 16  | 15  | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7                                      | 6                                                    | 5                                      | 4                                                            | 3                                             | 2 | 1           | 0 |
|     |       |       |      |    |    |    |    |                                                             |                                                              |                                                      |                                 |    | RES | SER | √ED |     |      |    |    |    |    |   |   | ,                                      |                                                      |                                        |                                                              |                                               |   | EVTMUX_SEL2 |   |

| Bits | Field Name  | Description                                              | Type | Reset       |
|------|-------------|----------------------------------------------------------|------|-------------|
| 31:3 | RESERVED    | Reserved                                                 | R    | 0x0000 0000 |
| 2:0  | EVTMUX_SEL2 | The select of the mux 2 Type: Control. Reset value: 0x0. | RW   | 0x0         |

## Table 14-267. Register Call Summary for Register L3\_STCOL\_EVTMUX\_SEL2

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]



| Table 14-268. I | L3_STCOL | _EVTMUX_SEL3 |
|-----------------|----------|--------------|
|                 |          |              |

| Address Offset   | See Table 14-240.                                                                                                                                  |          |                                                                                                                                                       |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 102C<br>0x4500 202C<br>0x4500 302C<br>0x4500 402C<br>0x4500 502C<br>0x4500 602C<br>0x4500 702C<br>0x4500 802C<br>0x4500 902C<br>0x4500 A02C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL8 |
| Description      |                                                                                                                                                    |          |                                                                                                                                                       |

Description

Type RW

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17   | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1           | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-------------|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    |   |   |   |   |   |   |   |   | EVTMUX_SEL3 |   |

| Bits | Field Name  | Description                                              | Type | Reset       |
|------|-------------|----------------------------------------------------------|------|-------------|
| 31:3 | RESERVED    | Reserved                                                 | R    | 0x0000 0000 |
| 2:0  | EVTMUX_SEL3 | The select of the mux 3 Type: Control. Reset value: 0x0. | RW   | 0x0         |

# Table 14-269. Register Call Summary for Register L3\_STCOL\_EVTMUX\_SEL3

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

# Table 14-270. L3\_STCOL\_EVTMUX\_SEL4

| See Table 14-240.                         |                                           |                                                    |
|-------------------------------------------|-------------------------------------------|----------------------------------------------------|
| 0x4500 1030<br>0x4500 2030<br>0x4500 4030 | Instance                                  | CLK2_STATCOLL0<br>CLK2_STATCOLL1<br>CLK2_STATCOLL3 |
|                                           |                                           |                                                    |
| RW                                        |                                           |                                                    |
|                                           | 0x4500 1030<br>0x4500 2030<br>0x4500 4030 | 0x4500 1030                                        |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17   | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1           | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-------------|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    |   |   |   |   |   |   |   |   | EVTMUX_SEL4 |   |

| Bits | Field Name  | Description                                              | Type | Reset       |
|------|-------------|----------------------------------------------------------|------|-------------|
| 31:3 | RESERVED    | Reserved                                                 | R    | 0x0000 0000 |
| 2:0  | EVTMUX_SEL4 | The select of the mux 4 Type: Control. Reset value: 0x0. | RW   | 0x0         |

## Table 14-271. Register Call Summary for Register L3\_STCOL\_EVTMUX\_SEL4

#### L3\_MAIN Interconnect



# Table 14-272. L3\_STCOL\_EVTMUX\_SEL5

Address Offset See Table 14-240.

 Physical Address
 0x4500 1034 0x4500 2034
 Instance
 CLK2\_STATCOLL0

 0x4500 2034 0x4500 4034
 CLK2\_STATCOLL1
 CLK2\_STATCOLL3

Description

Type RW

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17   | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1          | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|------------|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    |   |   |   |   |   |   |   |   | VTMUX_SEL5 |   |

| Bits     | Field Name  | Description                                              | Type | Reset       |
|----------|-------------|----------------------------------------------------------|------|-------------|
| <br>31:3 | RESERVED    | Reserved                                                 | R    | 0x0000 0000 |
| 2:0      | EVTMUX_SEL5 | The select of the mux 5 Type: Control. Reset value: 0x0. | RW   | 0x0         |

#### Table 14-273. Register Call Summary for Register L3\_STCOL\_EVTMUX\_SEL5

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

#### Table 14-274. L3\_STCOL\_EVTMUX\_SEL6

Address Offset See Table 14-240.

 Physical Address
 0x4500 1038 0x4500 4038
 Instance CLK2\_STATCOLL0 CLK2\_STATCOLL3

Description

**Type** RW

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17   | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1           | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-------------|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    |   |   |   |   |   |   |   |   | EVTMUX_SEL6 |   |

| Bits | Field Name  | Description                                              | Туре | Reset       |
|------|-------------|----------------------------------------------------------|------|-------------|
| 31:3 | RESERVED    | Reserved                                                 | R    | 0x0000 0000 |
| 2:0  | EVTMUX_SEL6 | The select of the mux 6 Type: Control. Reset value: 0x0. | RW   | 0x0         |

#### Table 14-275. Register Call Summary for Register L3\_STCOL\_EVTMUX\_SEL6

L3\_MAIN Interconnec



# Table 14-276. L3\_STCOL\_EVTMUX\_SEL7

Address Offset See Table 14-240.

 
 Physical Address
 0x4500 103C 0x4500 403C
 Instance
 CLK2\_STATCOLL0 CLK2\_STATCOLL3

Description

Type RW

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 RESERVED

RESERVED

| Bits | Field Name  | Description                                              | Type | Reset       |
|------|-------------|----------------------------------------------------------|------|-------------|
| 31:3 | RESERVED    | Reserved                                                 | R    | 0x0000 0000 |
| 2:0  | EVTMUX_SEL7 | The select of the mux 7 Type: Control. Reset value: 0x0. | RW   | 0x0         |

## Table 14-277. Register Call Summary for Register L3\_STCOL\_EVTMUX\_SEL7

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-278. L3\_STCOL\_DUMP\_IDENTIFIER

| Address Offset   | See Table 14-240. |          |                |
|------------------|-------------------|----------|----------------|
| Physical Address | 0x4500 1040       | Instance | CLK2_STATCOLL0 |
|                  | 0x4500 2040       |          | CLK2_STATCOLL1 |
|                  | 0x4500 3040       |          | CLK2_STATCOLL2 |
|                  | 0x4500 4040       |          | CLK2_STATCOLL3 |
|                  | 0x4500 5040       |          | CLK2_STATCOLL4 |
|                  | 0x4500 6040       |          | CLK2_STATCOLL5 |
|                  | 0x4500 7040       |          | CLK2_STATCOLL6 |
|                  | 0x4500 8040       |          | CLK2_STATCOLL7 |
|                  | 0x4500 9040       |          | CLK2 STATCOLL8 |
|                  | 0x4500 A040       |          | CLK2_STATCOLL9 |
| Description      |                   |          |                |
| Туре             | R                 |          |                |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2       | 1        | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---------|----------|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   | 0       | ב<br>ב   |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   | Ė       |          |   |
|    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |   |   |   |   |   |   |   | <u></u> | ק<br>ק   |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   | 2       | <u>_</u> |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |    |    |    |    |    |   |   |   |   |   |   |   | 7       | 3        |   |

| Bits | Field Name      | Description                                       | Туре | Reset       |
|------|-----------------|---------------------------------------------------|------|-------------|
| 31:4 | RESERVED        | Reserved                                          | R    | 0x0000 0000 |
| 3:0  | DUMP_IDENTIFIER | Probe identifier Type: Control. Reset value: 0x0. | R    | 0x0         |



## Table 14-279. Register Call Summary for Register L3\_STCOL\_DUMP\_IDENTIFIER

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-280. L3\_STCOL\_DUMP\_COLLECTTIME

| Address Offset   | See Table 14-240.                                                                                                                                  |          |                                                                                                                                                                      |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 1044<br>0x4500 2044<br>0x4500 3044<br>0x4500 4044<br>0x4500 5044<br>0x4500 6044<br>0x4500 7044<br>0x4500 8044<br>0x4500 9044<br>0x4500 A044 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL8 CLK2_STATCOLL8 |
| Description      |                                                                                                                                                    |          |                                                                                                                                                                      |
| Туре             | RW                                                                                                                                                 |          |                                                                                                                                                                      |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15  | 14    | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    | DU | MP_ | COL | LEC | CTTII | ME |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name       | Description                                          | Type | Reset  |
|------|------------------|------------------------------------------------------|------|--------|
| 31:0 | DUMP_COLLECTTIME | Number of cycle to wait between two statistics frame | RW   | 0x0000 |
|      |                  | Type: Control. Reset value: 0x0.                     |      |        |

## Table 14-281. Register Call Summary for Register L3\_STCOL\_DUMP\_COLLECTTIME

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

#### Table 14-282. L3\_STCOL\_DUMP\_SLVADDR

| Address Offset   | See Table 14-240. |          |                |
|------------------|-------------------|----------|----------------|
| Physical Address | 0x4500 1048       | Instance | CLK2_STATCOLL0 |
| -                | 0x4500 2048       |          | CLK2_STATCOLL1 |
|                  | 0x4500 3048       |          | CLK2_STATCOLL2 |
|                  | 0x4500 4048       |          | CLK2 STATCOLL3 |
|                  | 0x4500 5048       |          | CLK2 STATCOLL4 |
|                  | 0x4500 6048       |          | CLK2 STATCOLL5 |
|                  | 0x4500 7048       |          | CLK2 STATCOLL6 |
|                  | 0x4500 8048       |          | CLK2 STATCOLL7 |
|                  | 0x4500 9048       |          | CLK2 STATCOLL8 |
|                  | 0x4500 A048       |          | CLK2_STATCOLL9 |
| Description      |                   |          |                |
| Туре             | R                 |          |                |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19   | 18  | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4    | 3    | 2    | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|----|----|---|---|---|---|----|------|------|------|---|---|
|    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    |    |    |   |   |   |   | Dι | JMP. | _SL\ | /ADE | R |   |

| Bits | Field Name   | Description                                          | Туре | Reset     |
|------|--------------|------------------------------------------------------|------|-----------|
| 31:7 | RESERVED     | Reserved                                             | R    | 0x0000000 |
| 6:0  | DUMP_SLVADDR | Dump slave address Type: Control. Reset value: 0x19. | R    | 0x19      |



# Table 14-283. Register Call Summary for Register L3\_STCOL\_DUMP\_SLVADDR

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-284. L3\_STCOL\_DUMP\_MSTADDR

| Address Offset   | See Table 14-240.                                                                      |          |                                                                                           |
|------------------|----------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 104C<br>0x4500 204C<br>0x4500 304C<br>0x4500 404C<br>0x4500 504C<br>0x4500 604C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 |
|                  | 0x4500 704C<br>0x4500 804C<br>0x4500 904C<br>0x4500 A04C                               |          | CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9                               |
| Description      |                                                                                        |          |                                                                                           |
| Туре             | R                                                                                      |          |                                                                                           |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3   | 2   | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|-----|-----|-----|-----|---|---|
|    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   | [ | DUM | P_M | STA | DDR |   |   |

| Bits | Field Name   | Description                                           | Туре | Reset    |
|------|--------------|-------------------------------------------------------|------|----------|
| 31:8 | RESERVED     | Reserved                                              | R    | 0x000000 |
| 7:0  | DUMP_MSTADDR | Dump master address Type: Control. Reset value: 0xE0. | R    | 0x380    |

# Table 14-285. Register Call Summary for Register L3\_STCOL\_DUMP\_MSTADDR

L3\_MAIN Interconnect

L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-286. L3\_STCOL\_DUMP\_SLVOFS

| Address Offset   | See Table 14-240. |          |                |
|------------------|-------------------|----------|----------------|
| Physical Address | 0x4500 1050       | Instance | CLK2_STATCOLL0 |
|                  | 0x4500 2050       |          | CLK2_STATCOLL1 |
|                  | 0x4500 3050       |          | CLK2 STATCOLL2 |
|                  | 0x4500 4050       |          | CLK2 STATCOLL3 |
|                  | 0x4500 5050       |          | CLK2 STATCOLL4 |
|                  | 0x4500 6050       |          | CLK2 STATCOLL5 |
|                  | 0x4500 7050       |          | CLK2 STATCOLL6 |
|                  | 0x4500 8050       |          | CLK2 STATCOLL7 |
|                  | 0x4500 9050       |          | CLK2 STATCOLL8 |
|                  | 0x4500 A050       |          | CLK2_STATCOLL9 |
| Description      |                   |          |                |
| Туре             | RW                |          |                |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16   | 15  | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|-----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | DUI | MP_S | SLV | OFS |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name  | Description                                          | Type | Reset       |
|------|-------------|------------------------------------------------------|------|-------------|
| 31:0 | DUMP_SLVOFS | Dump slave offset Type: Control. Reset value: 0x800. | RW   | 0x0000 0800 |



## Table 14-287. Register Call Summary for Register L3\_STCOL\_DUMP\_SLVOFS

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-288. L3\_STCOL\_DUMP\_MODE

| Address Offset   | See Table 14-240.                                                                                                                                  |          |                                                                                                                                                                      |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 1054<br>0x4500 2054<br>0x4500 3054<br>0x4500 4054<br>0x4500 5054<br>0x4500 6054<br>0x4500 7054<br>0x4500 8054<br>0x4500 9054<br>0x4500 A054 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL8 CLK2_STATCOLL8 |
| Description      |                                                                                                                                                    |          |                                                                                                                                                                      |
| Туре             | RW                                                                                                                                                 |          |                                                                                                                                                                      |



| Bits | Field Name            | Description                                                                                                              | Туре | Reset       |
|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED              | Reserved                                                                                                                 | R    | 0x0000 0000 |
| 1    | DUMP_MODE_CONDITIONAL | Define the stat conditional dump, if one a dump will be generated when alarm is trigged Type: Control. Reset value: 0x0. | RW   | 0           |
| 0    | DUMP_MODE_MANUAL      | Define the dump mode: if != 0 the dump is controlled by the Send register. Type: Control. Reset value: 0x0.              | RW   | 0           |

# Table 14-289. Register Call Summary for Register L3\_STCOL\_DUMP\_MODE

#### L3\_MAIN Interconnect



|    |                                  | •     |       |    |      |    |                   |                                                                               |                                                      |                            |      |    |    |    |     |      |    |    |    |    |    |   |                            |                                                      |                                         |                                        |                                               |   |   | ** |           |
|----|----------------------------------|-------|-------|----|------|----|-------------------|-------------------------------------------------------------------------------|------------------------------------------------------|----------------------------|------|----|----|----|-----|------|----|----|----|----|----|---|----------------------------|------------------------------------------------------|-----------------------------------------|----------------------------------------|-----------------------------------------------|---|---|----|-----------|
|    | Table 14-290. L3_STCOL_DUMP_SEND |       |       |    |      |    |                   |                                                                               |                                                      |                            |      |    |    |    |     |      |    |    |    |    |    |   |                            |                                                      |                                         |                                        |                                               |   |   |    |           |
| Ad | dres                             | s O   | ffset |    |      |    |                   | S                                                                             | see Ta                                               | ble 1                      | 4-24 | 0. |    |    |     |      |    |    |    |    |    |   |                            |                                                      |                                         |                                        |                                               |   |   |    |           |
| Ph | Physical Address  Description    |       |       |    |      |    | 0 0 0 0 0 0 0 0 0 | x4500<br>x4500<br>x4500<br>x4500<br>x4500<br>x4500<br>x4500<br>x4500<br>x4500 | 205<br>305<br>405<br>505<br>605<br>705<br>805<br>905 | 8<br>8<br>8<br>8<br>8<br>8 |      |    |    |    | Ins | tanc | е  |    |    |    |    |   | CL<br>CL<br>CL<br>CL<br>CL | K2_S<br>K2_S<br>K2_S<br>K2_S<br>K2_S<br>K2_S<br>K2_S | STATESTATESTATESTATESTATESTATESTATESTAT | CO<br>CO<br>CO<br>CO<br>CO<br>CO<br>CO | LL1<br>LL2<br>LL3<br>LL4<br>LL5<br>LL6<br>LL7 |   |   |    |           |
| De | scri                             | ptior | 1     |    |      |    |                   |                                                                               |                                                      |                            |      |    |    |    |     |      |    |    |    |    |    |   |                            |                                                      |                                         |                                        |                                               |   |   |    |           |
| Ту | ре                               |       |       |    |      |    |                   | F                                                                             | W                                                    |                            |      |    |    |    |     |      |    |    |    |    |    |   |                            |                                                      |                                         |                                        |                                               |   |   |    |           |
| 31 | 30                               | 29    | 28    | 27 | 7 26 | 25 | 24                | 2                                                                             | 3 22                                                 | 21                         | 20   | 19 | 18 | 17 | 16  | 15   | 14 | 13 | 12 | 11 | 10 | 9 | 8                          | 7                                                    | 6                                       | 5                                      | 4                                             | 3 | 2 | 1  | 0         |
|    |                                  |       |       |    |      |    |                   |                                                                               |                                                      |                            |      |    |    |    |     | VED  |    |    |    |    |    |   |                            |                                                      |                                         |                                        |                                               |   |   |    | DUMP_SEND |

| Bits | Field Name | Description                                                                                                               | Туре | Reset       |
|------|------------|---------------------------------------------------------------------------------------------------------------------------|------|-------------|
| 31:1 | RESERVED   | Reserved                                                                                                                  | R    | 0x0000 0000 |
| 0    | DUMP_SEND  | In manual mode, is used to send the dump content and initialize the counters.  Type: Give_AutoCleared.  Reset value: 0x0. | RW   | 0           |
|      |            | <ul> <li>Dumping can be performed only if monitoring is<br/>enabled</li> </ul>                                            |      |             |
|      |            | <ul> <li>For "one shot metrics dump" the DUMP_SEND<br/>command has to be issued before disabling monitoring</li> </ul>    |      |             |

## Table 14-291. Register Call Summary for Register L3\_STCOL\_DUMP\_SEND

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

# Table 14-292. L3\_STCOL\_DUMP\_DISABLE

| Address Offset   | See Table 14-240.                                                                                                                                                 |          |                                                                                                                                                                      |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 105C<br>0x4500 205C<br>0x4500 305C<br>0x4500 405C<br>0x4500 505C<br>0x4500 605C<br>0x4500 705C<br>0x4500 705C<br>0x4500 905C<br>0x4500 905C<br>0x4500 A05C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL8 CLK2_STATCOLL9 |
| Description      |                                                                                                                                                                   |          |                                                                                                                                                                      |
| Туре             | RW                                                                                                                                                                |          |                                                                                                                                                                      |



31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 RESERVED

| Bits | Field Name   | Description                                                                                                                                                   | Type | Reset       |
|------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------|
| 31:1 | RESERVED     |                                                                                                                                                               | R    | 0x0000 0000 |
| 0    | DUMP_DISABLE | If 1, the dump frame will be disabled, but counters still active. This is typically used when counters monitoring is enabled Type: Control. Reset value: 0x0. | RW   | 0           |

## Table 14-293. Register Call Summary for Register L3\_STCOL\_DUMP\_DISABLE

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-294. L3\_STCOL\_DUMP\_ALARM\_TRIG

| Address Offset   | See Table 14-240.          |          |                                  |
|------------------|----------------------------|----------|----------------------------------|
| Physical Address | 0x4500 1060<br>0x4500 2060 | Instance | CLK2_STATCOLL0<br>CLK2_STATCOLL1 |
|                  | 0x4500 3060                |          | CLK2 STATCOLL2                   |
|                  | 0x4500 4060                |          | CLK2_STATCOLL3                   |
|                  | 0x4500 5060                |          | CLK2_STATCOLL4                   |
|                  | 0x4500 6060                |          | CLK2_STATCOLL5                   |
|                  | 0x4500 7060                |          | CLK2_STATCOLL6                   |
|                  | 0x4500 8060                |          | CLK2_STATCOLL7                   |
|                  | 0x4500 9060                |          | CLK2_STATCOLL8                   |
|                  | 0x4500 A060                |          | CLK2_STATCOLL9                   |
| Description      |                            |          |                                  |
| Туре             | RW                         |          |                                  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0    |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|------|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |   |   |   |   |   |   |   |   |   | -RIG |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |      |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   | RM_T |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |      |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   | ALAI |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |      |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   | JMP  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |      |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   | Ճ    |

| Bits | Field Name      | Description                                                         | Туре | Reset                          |
|------|-----------------|---------------------------------------------------------------------|------|--------------------------------|
| 31:1 | RESERVED        |                                                                     | R    | Obxxx xxxx xxxx xxxx xxxx xxxx |
| 0    | DUMP_ALARM_TRIG | In Alarm Mode, is used to reset Alarm Type: Take. Reset value: 0x0. | RW   | 0                              |

## Table 14-295. Register Call Summary for Register L3\_STCOL\_DUMP\_ALARM\_TRIG

#### L3 MAIN Interconnect



| Table 14-296, L3 STCOL DUMP ALARM MINVAL |
|------------------------------------------|
|------------------------------------------|

| Address Offset   | See Table 14-240. |          |                |
|------------------|-------------------|----------|----------------|
| Physical Address | 0x4500 1064       | Instance | CLK2_STATCOLL0 |
| •                | 0x4500 2064       |          | CLK2_STATCOLL1 |
|                  | 0x4500 3064       |          | CLK2_STATCOLL2 |
|                  | 0x4500 4064       |          | CLK2_STATCOLL3 |
|                  | 0x4500 5064       |          | CLK2 STATCOLL4 |
|                  | 0x4500 6064       |          | CLK2 STATCOLL5 |
|                  | 0x4500 7064       |          | CLK2 STATCOLL6 |
|                  | 0x4500 8064       |          | CLK2 STATCOLL7 |
|                  | 0x4500 9064       |          | CLK2 STATCOLL8 |
|                  | 0x4500 A064       |          | CLK2_STATCOLL9 |
| Description      |                   |          |                |
| Туре             | RW                |          |                |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DUMP\_ALARM\_MINVAL

| Bits | Field Name        | Description                                                                                                            | Туре | Reset       |
|------|-------------------|------------------------------------------------------------------------------------------------------------------------|------|-------------|
| 31:0 | DUMP_ALARM_MINVAL | In Alarm Mode, used to trig an alert if any of counter value is less than AlarmMinVal Type: Control. Reset value: 0x0. | RW   | 0x0000 0000 |

## Table 14-297. Register Call Summary for Register L3\_STCOL\_DUMP\_ALARM\_MINVAL

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

#### Table 14-298. L3\_STCOL\_DUMP\_ALARM\_MAXVAL

| Address Offset   | See Table 14-240.                                                                                                                                  |          |                                                                                                                                                                      |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 1068<br>0x4500 2068<br>0x4500 3068<br>0x4500 4068<br>0x4500 5068<br>0x4500 6068<br>0x4500 7068<br>0x4500 8068<br>0x4500 9068<br>0x4500 A068 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL8 CLK2_STATCOLL8 |
| Description      |                                                                                                                                                    |          | _                                                                                                                                                                    |
| Туре             | RW                                                                                                                                                 |          |                                                                                                                                                                      |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DUMP\_ALARM\_MAXVAL

| Bits | Field Name        | Description                                                                                                                     | Type | Reset       |
|------|-------------------|---------------------------------------------------------------------------------------------------------------------------------|------|-------------|
| 31:0 | DUMP_ALARM_MAXVAL | In Alarm Mode, used to trig an alert if any of counter value is larger or equal to AlarmMaxVal Type: Control. Reset value: 0x0. | RW   | 0x0000 0000 |

## Table 14-299. Register Call Summary for Register L3\_STCOL\_DUMP\_ALARM\_MAXVAL

L3\_MAIN Interconnect



| Address Offset   | See Table 14-240.                                                                                                                                  |          |                                                                                                                                                       |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 106C<br>0x4500 206C<br>0x4500 306C<br>0x4500 406C<br>0x4500 506C<br>0x4500 606C<br>0x4500 706C<br>0x4500 806C<br>0x4500 906C<br>0x4500 A06C | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL7 CLK2_STATCOLL8 |
| Description      |                                                                                                                                                    |          |                                                                                                                                                       |
| Туре             | RW                                                                                                                                                 |          |                                                                                                                                                       |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0                |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----|------------------|
|    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |   |   |   |   |   |   |   |   | 074 | DUMP_ALARM_MODEO |

| Bits | Field Name       | Description                                                  | Туре | Reset       |
|------|------------------|--------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED         |                                                              | R    | 0x0000 0000 |
| 1:0  | DUMP_ALARM_MODE0 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW   | 0x0         |
|      |                  | 0x0: OFF                                                     |      |             |
|      |                  | 0x1: MIN                                                     |      |             |
|      |                  | 0x3: MAX                                                     |      |             |
|      |                  | 0x2: BOTH                                                    |      |             |

## Table 14-301. Register Call Summary for Register L3\_STCOL\_DUMP\_ALARM\_MODE0

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

# Table 14-302. L3\_STCOL\_DUMP\_ALARM\_MODE1

| Address Offset   | See Table 14-240.                                                                                                                                  |          |                                                                                                                                                                      |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 1070<br>0x4500 2070<br>0x4500 3070<br>0x4500 4070<br>0x4500 5070<br>0x4500 6070<br>0x4500 7070<br>0x4500 8070<br>0x4500 9070<br>0x4500 A070 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL8 CLK2_STATCOLL9 |
| Description      |                                                                                                                                                    |          |                                                                                                                                                                      |
| Туре             | RW                                                                                                                                                 |          |                                                                                                                                                                      |



| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 0              |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|------------------|
|    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |   |   |   |   |   |   |   |   | DUMP_ALARM_MODE1 |

| Bits | Field Name       | Description                                                  | Type | Reset       |
|------|------------------|--------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED         |                                                              | R    | 0x0000 0000 |
| 1:0  | DUMP_ALARM_MODE1 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW   | 0x0         |
|      |                  | 0x0: OFF                                                     |      |             |
|      |                  | 0x1: MIN                                                     |      |             |
|      |                  | 0x3: MAX                                                     |      |             |
|      |                  | 0x2: BOTH                                                    |      |             |

# Table 14-303. Register Call Summary for Register L3\_STCOL\_DUMP\_ALARM\_MODE1

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-304. L3\_STCOL\_DUMP\_ALARM\_MODE2

| Address Offset   | See Table 14-240. |          |                |
|------------------|-------------------|----------|----------------|
| Physical Address | 0x4500 1074       | Instance | CLK2_STATCOLL0 |
| •                | 0x4500 2074       |          | CLK2 STATCOLL1 |
|                  | 0x4500 3074       |          | CLK2 STATCOLL2 |
|                  | 0x4500 4074       |          | CLK2 STATCOLL3 |
|                  | 0x4500 5074       |          | CLK2 STATCOLL4 |
|                  | 0x4500 6074       |          | CLK2 STATCOLL5 |
|                  | 0x4500 7074       |          | CLK2 STATCOLL6 |
|                  | 0x4500 8074       |          | CLK2 STATCOLL7 |
|                  | 0x4500 9074       |          | CLK2 STATCOLL8 |
|                  | 0x4500 A074       |          | CLK2_STATCOLL9 |
| Description      |                   |          |                |
| Туре             | RW                |          |                |





| Bits | Field Name       | Description                                                  | Туре | Reset       |
|------|------------------|--------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED         |                                                              | R    | 0x0000 0000 |
| 1:0  | DUMP_ALARM_MODE2 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW   | 0x0         |
|      |                  | 0x0: OFF                                                     |      |             |
|      |                  | 0x1: MIN                                                     |      |             |
|      |                  | 0x3: MAX                                                     |      |             |
|      |                  | 0x2: BOTH                                                    |      |             |

## Table 14-305. Register Call Summary for Register L3\_STCOL\_DUMP\_ALARM\_MODE2

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-306. L3\_STCOL\_DUMP\_ALARM\_MODE3

| Address Offset   | See Table 14-240. |          |                |
|------------------|-------------------|----------|----------------|
| Physical Address | 0x4500 1078       | Instance | CLK2_STATCOLL0 |
| -                | 0x4500 2078       |          | CLK2_STATCOLL1 |
|                  | 0x4500 3078       |          | CLK2_STATCOLL2 |
|                  | 0x4500 4078       |          | CLK2 STATCOLL3 |
|                  | 0x4500 5078       |          | CLK2 STATCOLL4 |
|                  | 0x4500 6078       |          | CLK2 STATCOLL5 |
|                  | 0x4500 7078       |          | CLK2 STATCOLL6 |
|                  | 0x4500 8078       |          | CLK2 STATCOLL7 |
|                  | 0x4500 9078       |          | CLK2 STATCOLL8 |
|                  | 0x4500 A078       |          | CLK2_STATCOLL9 |
| Description      |                   |          |                |
| Туре             | RW                |          |                |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1                | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|------------------|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |   |   |   |   |   |   |   |   | DUMP ALARM MODES |   |

| Bits | Field Name       | Description                                                  | Туре | Reset       |
|------|------------------|--------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED         |                                                              | R    | 0x0000 0000 |
| 1:0  | DUMP_ALARM_MODE3 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW   | 0x0         |
|      |                  | 0x0: OFF                                                     |      |             |
|      |                  | 0x1: MIN                                                     |      |             |
|      |                  | 0x3: MAX                                                     |      |             |
|      |                  | 0x2: BOTH                                                    |      |             |

## Table 14-307. Register Call Summary for Register L3\_STCOL\_DUMP\_ALARM\_MODE3

## L3\_MAIN Interconnect



# Table 14-308. L3\_STCOL\_DUMP\_ALARM\_MODE4

 Address Offset
 See Table 14-240.

 Physical Address
 0x4500 107C 0x4500 207C 0x4500 407C
 Instance CLK2\_STATCOLL0 CLK2\_STATCOLL1 CLK2\_STATCOLL1 CLK2\_STATCOLL3

 Description
 Type
 RW



| Bits | Field Name       | Description                                                  | Туре | Reset       |
|------|------------------|--------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED         |                                                              | R    | 0x0000 0000 |
| 1:0  | DUMP_ALARM_MODE4 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW   | 0x0         |
|      |                  | 0x0: OFF                                                     |      |             |
|      |                  | 0x1: MIN                                                     |      |             |
|      |                  | 0x3: MAX                                                     |      |             |
|      |                  | 0x2: BOTH                                                    |      |             |

## Table 14-309. Register Call Summary for Register L3\_STCOL\_DUMP\_ALARM\_MODE4

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-310. L3\_STCOL\_DUMP\_ALARM\_MODE5

| Address Offset   | See Table 14-240.                         |          |                                                    |
|------------------|-------------------------------------------|----------|----------------------------------------------------|
| Physical Address | 0x4500 1080<br>0x4500 2080<br>0x4500 4080 | Instance | CLK2_STATCOLL0<br>CLK2_STATCOLL1<br>CLK2_STATCOLL3 |
| Description      |                                           |          |                                                    |
| Туре             | RW                                        |          |                                                    |

| 3 | 31 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 1   | <mark>16</mark> 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1                | 0 |
|---|------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|--------------------|----|----|----|----|----|---|---|---|---|---|---|---|---|------------------|---|
|   |      |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | :R\ | VED                |    |    |    |    |    |   |   |   |   |   |   |   |   | DUMP ALARM MODES |   |



| Bits | Field Name       | Description                                                  | Type | Reset        |
|------|------------------|--------------------------------------------------------------|------|--------------|
| 31:2 | RESERVED         |                                                              | R    | 0x0000 00000 |
| 1:0  | DUMP_ALARM_MODE5 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW   | 0x0          |
|      |                  | 0x0: OFF                                                     |      |              |
|      |                  | 0x1: MIN                                                     |      |              |
|      |                  | 0x3: MAX                                                     |      |              |
|      |                  | 0x2: BOTH                                                    |      |              |

## Table 14-311. Register Call Summary for Register L3\_STCOL\_DUMP\_ALARM\_MODE5

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

# Table 14-312. L3\_STCOL\_DUMP\_ALARM\_MODE6

| Address Offset   | See Table 14-240.          |          |                                  |
|------------------|----------------------------|----------|----------------------------------|
| Physical Address | 0x4500 1084<br>0x4500 4084 | Instance | CLK2_STATCOLL0<br>CLK2_STATCOLL3 |
| Description      |                            |          |                                  |
| Туре             | RW                         |          |                                  |

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1                 | 0      |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-------------------|--------|
|   |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVEI | D  |    |    |    |    |    |   |   |   |   |   |   |   |   | SHOW MOVING ONLIN | ALARIM |

| Bits | Field Name       | Description                                                  | Туре | Reset       |
|------|------------------|--------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED         |                                                              | R    | 0x0000 0000 |
| 1:0  | DUMP_ALARM_MODE6 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW   | 0x0         |
|      |                  | 0x0: OFF                                                     |      |             |
|      |                  | 0x1: MIN                                                     |      |             |
|      |                  | 0x3: MAX                                                     |      |             |
|      |                  | 0x2: BOTH                                                    |      |             |

## Table 14-313. Register Call Summary for Register L3\_STCOL\_DUMP\_ALARM\_MODE6

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-314. L3\_STCOL\_DUMP\_ALARM\_MODE7

| Address Offset   | See Table 14-240.          |          |                                  |
|------------------|----------------------------|----------|----------------------------------|
| Physical Address | 0x4500 1088<br>0x4500 4088 | Instance | CLK2_STATCOLL0<br>CLK2_STATCOLL3 |
| Description      |                            |          |                                  |
| Туре             | RW                         |          |                                  |



| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 0              |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|------------------|
|    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |   |   |   |   |   |   |   |   | DUMP_ALARM_MODE7 |

| Bits | Field Name       | Description                                                  | Type | Reset       |
|------|------------------|--------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED         |                                                              | R    | 0x0000 0000 |
| 1:0  | DUMP_ALARM_MODE7 | Alarm Mode off/min/max/both Type: Control. Reset value: 0x0. | RW   | 0x0         |
|      |                  | 0x0:                                                         |      |             |
|      |                  | 0x1:                                                         |      |             |
|      |                  | 0x3:                                                         |      |             |
|      |                  | 0x2:                                                         |      |             |

## Table 14-315. Register Call Summary for Register L3\_STCOL\_DUMP\_ALARM\_MODE7

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-316. L3\_STCOL\_DUMP\_CNT0

| Address Offset   | See Table 14-240. |          |                |
|------------------|-------------------|----------|----------------|
| Physical Address | 0x4500 108C       | Instance | CLK2_STATCOLL0 |
| •                | 0x4500 208C       |          | CLK2_STATCOLL1 |
|                  | 0x4500 308C       |          | CLK2 STATCOLL2 |
|                  | 0x4500 408C       |          | CLK2 STATCOLL3 |
|                  | 0x4500 508C       |          | CLK2 STATCOLL4 |
|                  | 0x4500 608C       |          | CLK2 STATCOLL5 |
|                  | 0x4500 708C       |          | CLK2 STATCOLL6 |
|                  | 0x4500 808C       |          | CLK2 STATCOLL7 |
|                  | 0x4500 908C       |          | CLK2 STATCOLL8 |
|                  | 0x4500 A08C       |          | CLK2_STATCOLL9 |
| Description      |                   |          |                |
| Туре             | R                 |          |                |

| 31 | 30        | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | DUMP_CNT0 |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description                                      | Туре | Reset |
|------|------------|--------------------------------------------------|------|-------|
| 31:0 | DUMP_CNT0  | Dump counter value Type: Status. Reset value: X. | R    | 0x0   |

## Table 14-317. Register Call Summary for Register L3\_STCOL\_DUMP\_CNT0

# L3\_MAIN Interconnect



## Table 14-318. L3\_STCOL\_DUMP\_CNT1

| Address Offset   | See Table 14-240. |          |                |
|------------------|-------------------|----------|----------------|
| Physical Address | 0x4500 1090       | Instance | CLK2_STATCOLL0 |
|                  | 0x4500 2090       |          | CLK2_STATCOLL1 |
|                  | 0x4500 3090       |          | CLK2 STATCOLL2 |
|                  | 0x4500 4090       |          | CLK2 STATCOLL3 |
|                  | 0x4500 5090       |          | CLK2 STATCOLL4 |
|                  | 0x4500 6090       |          | CLK2 STATCOLL5 |
|                  | 0x4500 7090       |          | CLK2 STATCOLL6 |
|                  | 0x4500 8090       |          | CLK2 STATCOLL7 |
|                  | 0x4500 9090       |          | CLK2 STATCOLL8 |
|                  | 0x4500 A090       |          | CLK2_STATCOLL9 |
| Description      |                   |          |                |
| Туре             | R                 |          |                |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DUMP\_CNT1

| Bits | Field Name | Description                                      | Туре | Reset |
|------|------------|--------------------------------------------------|------|-------|
| 31:0 | DUMP_CNT1  | Dump counter value Type: Status. Reset value: X. | R    | 0x0   |

## Table 14-319. Register Call Summary for Register L3\_STCOL\_DUMP\_CNT1

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-320. L3\_STCOL\_DUMP\_CNT2

| Address Offset   | See Table 14-240.                                                                                                                   |          |                                                                                                                                        |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 1094<br>0x4500 2094<br>0x4500 3094<br>0x4500 4094<br>0x4500 5094<br>0x4500 6094<br>0x4500 7094<br>0x4500 8094<br>0x4500 9094 | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL7 |
| Description      | 0x4500 A094                                                                                                                         |          | CLK2_STATCOLL9                                                                                                                         |
| Туре             | R                                                                                                                                   |          |                                                                                                                                        |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DUMP\_CNT2

| Bits | Field Name | Description                                      | Type | Reset |
|------|------------|--------------------------------------------------|------|-------|
| 31:0 | DUMP_CNT2  | Dump counter value Type: Status. Reset value: X. | R    | 0x0   |

## Table 14-321. Register Call Summary for Register L3\_STCOL\_DUMP\_CNT2

L3\_MAIN Interconnect



#### Table 14-322. L3\_STCOL\_DUMP\_CNT3

| Address Offset   | See Table 14-240. |          |                |
|------------------|-------------------|----------|----------------|
| Physical Address | 0x4500 1098       | Instance | CLK2_STATCOLL0 |
| •                | 0x4500 2098       |          | CLK2_STATCOLL1 |
|                  | 0x4500 3098       |          | CLK2 STATCOLL2 |
|                  | 0x4500 4098       |          | CLK2 STATCOLL3 |
|                  | 0x4500 5098       |          | CLK2 STATCOLL4 |
|                  | 0x4500 6098       |          | CLK2 STATCOLL5 |
|                  | 0x4500 7098       |          | CLK2 STATCOLL6 |
|                  | 0x4500 8098       |          | CLK2 STATCOLL7 |
|                  | 0x4500 9098       |          | CLK2 STATCOLL8 |
|                  | 0x4500 A098       |          | CLK2_STATCOLL9 |
| Description      |                   |          |                |
| Туре             | R                 |          |                |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DUMP\_CNT3

| Bits | Field Name | Description                                      | Туре | Reset |
|------|------------|--------------------------------------------------|------|-------|
| 31:0 | DUMP_CNT3  | Dump counter value Type: Status. Reset value: X. | R    | 0x0   |

## Table 14-323. Register Call Summary for Register L3\_STCOL\_DUMP\_CNT3

# L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-324. L3\_STCOL\_DUMP\_CNT4

| Address Offset   | See Table 14-240.                         |          |                                                    |
|------------------|-------------------------------------------|----------|----------------------------------------------------|
| Physical Address | 0x4500 109C<br>0x4500 209C<br>0x4500 409C | Instance | CLK2_STATCOLL0<br>CLK2_STATCOLL1<br>CLK2_STATCOLL3 |
| Description      |                                           |          |                                                    |
| Туре             | R                                         |          |                                                    |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DUMP\_CNT4

| Bits | Field Name | Description                                      | Туре | Reset |
|------|------------|--------------------------------------------------|------|-------|
| 31:0 | DUMP_CNT4  | Dump counter value Type: Status. Reset value: X. | R    | 0x0   |

## Table 14-325. Register Call Summary for Register L3\_STCOL\_DUMP\_CNT4

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

#### Table 14-326. L3\_STCOL\_DUMP\_CNT5

| Address Offset                                                    | See Table 14-240. |                                                    |  |
|-------------------------------------------------------------------|-------------------|----------------------------------------------------|--|
| Physical Address 0x4500 10A0 0x4500 20A0 0x4500 40A0  Description | Instance          | CLK2_STATCOLL0<br>CLK2_STATCOLL1<br>CLK2_STATCOLL3 |  |
| Description                                                       |                   |                                                    |  |
| Туре                                                              | R                 |                                                    |  |



31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DUMP\_CNT5

| Bits | Field Name | Description                                      | Туре | Reset |
|------|------------|--------------------------------------------------|------|-------|
| 31:0 | DUMP_CNT5  | Dump counter value Type: Status. Reset value: X. | R    | 0x0   |

#### Table 14-327. Register Call Summary for Register L3 STCOL DUMP CNT5

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

#### Table 14-328. L3 STCOL DUMP CNT6

| Address Offset   | See Table 14-240.          |          |                                  |
|------------------|----------------------------|----------|----------------------------------|
| Physical Address | 0x4500 10A4<br>0x4500 40A4 | Instance | CLK2_STATCOLL0<br>CLK2_STATCOLL3 |
| Description      |                            |          |                                  |
| Туре             | R                          |          |                                  |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DUMP\_CNT6

| Bits | Field Name | Description                                      | Туре | Reset |
|------|------------|--------------------------------------------------|------|-------|
| 31:0 | DUMP_CNT6  | Dump counter value Type: Status. Reset value: X. | R    | 0x    |

#### Table 14-329. Register Call Summary for Register L3\_STCOL\_DUMP\_CNT6

#### L3 MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

#### Table 14-330. L3\_STCOL\_DUMP\_CNT7

| Address Offset   | See Table 14-240.          |          |                                  |
|------------------|----------------------------|----------|----------------------------------|
| Physical Address | 0x4500 10A8<br>0x4500 40A8 | Instance | CLK2_STATCOLL0<br>CLK2_STATCOLL3 |
| Description      |                            |          |                                  |
| Туре             | R                          |          |                                  |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DUMP\_CNT7

| Bits | Field Name | Description                                      | Туре | Reset |
|------|------------|--------------------------------------------------|------|-------|
| 31:0 | DUMP_CNT7  | Dump counter value Type: Status. Reset value: X. | R    | 0x    |

#### Table 14-331. Register Call Summary for Register L3\_STCOL\_DUMP\_CNT7

#### L3\_MAIN Interconnect



| Table 14-332. L3_ST     | COL_FILTER_i_GLOI | BALEN          |
|-------------------------|-------------------|----------------|
| See Table 14-240.       |                   |                |
| 0x4500 10AC + (0x158*i) | Instance          | CLK2_STATCOLL0 |
| 0x4500 20AC + (0x158*i) |                   | CLK2_STATCOLL1 |
| 0x4500 30AC + (0x158*i) |                   | CLK2_STATCOLL2 |
| 0x4500 40AC + (0x158*i) |                   | CLK2_STATCOLL3 |
| 0.4500 5040 . (0.450*)  |                   | 01.10          |

0x4500 50AC + (0x158\*i) 0x4500 60AC + (0x158\*i) 0x4500 70AC + (0x158\*i) 0x4500 80AC + (0x158\*i) 0x4500 90AC + (0x158\*i) 0x4500 A0AC + (0x158\*i) CLK2\_STATCOLL3 CLK2\_STATCOLL4 CLK2\_STATCOLL5 CLK2\_STATCOLL6 CLK2\_STATCOLL7 CLK2\_STATCOLL8 CLK2\_STATCOLL9

Description

Address Offset Physical Address

Type RW

| 1 3 | 30 2 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0              |
|-----|------|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----------------|
|     |      |    |    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |   |   |   |   |   |   |   |   |   | TER_i_GLOBALEN |

| Bits | Field Name        | Description                                           | Туре | Reset       |
|------|-------------------|-------------------------------------------------------|------|-------------|
| 31:1 | RESERVED          | Reserved                                              | R    | 0x0000 0000 |
| 0    | FILTER_i_GLOBALEN | Filter global enable Type: Control. Reset value: 0x0. | RW   | 0           |

## Table 14-333. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_GLOBALEN

#### L3\_MAIN Interconnect

- Statistic Collectors Group: [0]
- L3\_MAIN STATCOLL Register Summary and Description: [1] [2]

#### Table 14-334. L3\_STCOL\_FILTER\_i\_ADDRMIN

| Address Offset   | See Table 14-240.                                                                                                                                                                                                                                                          |          |                                                                                                                                                                      |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 10B0 + (0x158*i)<br>0x4500 20B0 + (0x158*i)<br>0x4500 30B0 + (0x158*i)<br>0x4500 40B0 + (0x158*i)<br>0x4500 50B0 + (0x158*i)<br>0x4500 60B0 + (0x158*i)<br>0x4500 70B0 + (0x158*i)<br>0x4500 80B0 + (0x158*i)<br>0x4500 90B0 + (0x158*i)<br>0x4500 A0B0 + (0x158*i) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL8 CLK2_STATCOLL8 |
| Description      |                                                                                                                                                                                                                                                                            |          | _                                                                                                                                                                    |
| Туре             | RW                                                                                                                                                                                                                                                                         |          |                                                                                                                                                                      |

| 31                                                              | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21   | 20  | 19   | 18   | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------------------------------------------------------------|----|----|----|----|----|----|----|----|----|------|-----|------|------|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14  RESERVED |    |    |    |    |    |    |    |    |    | FILT | ΓΕΚ | )_A[ | DDRI | MIN |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits  | Field Name      | Description                                     | Туре | Reset       |
|-------|-----------------|-------------------------------------------------|------|-------------|
| 31:23 | RESERVED        |                                                 | R    | 0x0000 0000 |
| 22:0  | FILTER0_ADDRMIN | Min addr range Type: Control. Reset value: 0x0. | RW   | 0x00 0000   |



## Table 14-335. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_ADDRMIN

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

#### Table 14-336. L3\_STCOL\_FILTER\_i\_ADDRMAX

| Address Offset   | See Table 14-240.                                                                                                                                                                                                                               |          |                                                                                                                                                       |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 10B4 + (0x158*i)<br>0x4500 20B4 + (0x158*i)<br>0x4500 30B4 + (0x158*i)<br>0x4500 40B4 + (0x158*i)<br>0x4500 50B4 + (0x158*i)<br>0x4500 60B4 + (0x158*i)<br>0x4500 70B4 + (0x158*i)<br>0x4500 80B4 + (0x158*i)<br>0x4500 90B4 + (0x158*i) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL7 CLK2_STATCOLL8 |
| Description      | 0x4500 A0B4 + (0x158*i)                                                                                                                                                                                                                         |          | CLK2_STATCOLL9                                                                                                                                        |
| Description      |                                                                                                                                                                                                                                                 |          |                                                                                                                                                       |
| Туре             | RW                                                                                                                                                                                                                                              |          |                                                                                                                                                       |

| 3 | 1 3 | 0 29 | 28 | 27   | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13   | 12  | 11   | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-----|------|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|------|-----|------|-----|-----|---|---|---|---|---|---|---|---|---|
|   |     |      | RE | SER' | VED |    |    |    |    |    |    |    |    |    |    |    |    | FILT | ERO | )_AD | DRN | ЛΑХ |   |   |   |   |   |   |   |   |   |

| Bits  | Field Name      | Description                                     | Туре | Reset       |
|-------|-----------------|-------------------------------------------------|------|-------------|
| 31:23 | RESERVED        |                                                 | R    | 0x0000 0000 |
| 22:0  | FILTER0_ADDRMAX | Max addr range Type: Control. Reset value: 0x0. | RW   | 0x00 0000   |

## Table 14-337. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_ADDRMAX

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

#### Table 14-338. L3\_STCOL\_FILTER\_i\_ADDREN

| Address Offset   | See Table 14-240.                                                                                                                                                                                                                                                          |          |                                                                                                                                                                      |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 10B8 + (0x158*i)<br>0x4500 20B8 + (0x158*i)<br>0x4500 30B8 + (0x158*i)<br>0x4500 40B8 + (0x158*i)<br>0x4500 50B8 + (0x158*i)<br>0x4500 60B8 + (0x158*i)<br>0x4500 70B8 + (0x158*i)<br>0x4500 80B8 + (0x158*i)<br>0x4500 90B8 + (0x158*i)<br>0x4500 A0B8 + (0x158*i) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL8 CLK2_STATCOLL8 |
| Description      |                                                                                                                                                                                                                                                                            |          |                                                                                                                                                                      |
| Туре             | RW                                                                                                                                                                                                                                                                         |          |                                                                                                                                                                      |





| Bits | Field Name     | Description                                           | Туре | Reset                          |
|------|----------------|-------------------------------------------------------|------|--------------------------------|
| 31:1 | RESERVED       |                                                       | R    | Obxxx xxxx xxxx xxxx xxxx xxxx |
| 0    | FILTER0_ADDREN | max filtering enable Type: Control. Reset value: 0x0. | RW   | 0                              |

# Table 14-339. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_ADDREN

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

# Table 14-340. L3\_STCOL\_FILTER\_i\_EN\_k

| Address Offset                     | See Table 14-240.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |                                                                                                                                                                      |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address  Description Type | 0x4500 10BC + (0x158*i) + (0x44*k) 0x4500 20BC + (0x158*i) + (0x44*k) 0x4500 30BC + (0x158*i) + (0x44*k) 0x4500 40BC + (0x158*i) + (0x44*k) 0x4500 50BC + (0x158*i) + (0x44*k) 0x4500 60BC + (0x158*i) + (0x44*k) 0x4500 70BC + (0x158*i) + (0x44*k) 0x4500 70BC + (0x158*i) + (0x44*k) 0x4500 80BC + (0x158*i) + (0x44*k) 0x4500 90BC + (0x158*i) + (0x44*k) 0x4500 90BC + (0x158*i) + (0x44*k) 0x4500 A0BC + (0x158*i) + (0x44*k) 0x4500 A0BC + (0x158*i) + (0x44*k) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
| 1,700                              | 1 / 4 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                                                                                                                                                                      |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0       |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---------|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |      |     |    |    |    |    |    |   |   |   |   |   |   |   |   |   | i_EN0   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |   |   |   |   |   |   |   |   |   | FILTER_ |

| Bits | Field Name   | Description                                            | Туре | Reset       |
|------|--------------|--------------------------------------------------------|------|-------------|
| 31:1 | RESERVED     | Reserved                                               | R    | 0x0000 0000 |
| 0    | FILTER_i_EN0 | Enable filter stage 0 Type: Control. Reset value: 0x0. | RW   | 0           |

# Table 14-341. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_EN\_k

#### L3\_MAIN Interconnect



# Table 14-342. L3\_STCOL\_FILTER\_i\_MASK\_m\_MSTADDR

| Address Offset                     | See Table 14-240.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                                                                                                                                                       |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address  Description Type | 0x4500 10C8 + (0x158*i) + (0x44*m) 0x4500 20C8 + (0x158*i) + (0x44*m) 0x4500 30C8 + (0x158*i) + (0x44*m) 0x4500 40C8 + (0x158*i) + (0x44*m) 0x4500 50C8 + (0x158*i) + (0x44*m) 0x4500 60C8 + (0x158*i) + (0x44*m) 0x4500 60C8 + (0x158*i) + (0x44*m) 0x4500 70C8 + (0x158*i) + (0x44*m) 0x4500 80C8 + (0x158*i) + (0x44*m) 0x4500 90C8 + (0x158*i) + (0x44*m) 0x4500 90C8 + (0x158*i) + (0x44*m) 0x4500 A0C8 + (0x158*i) + (0x44*m) 0x4500 A0C8 + (0x158*i) + (0x44*m) 0x4500 A0C8 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5    | 4     | 3   | 2   | 1   | 0  |
|---|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|-----|-----|------|-------|-----|-----|-----|----|
|   |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   | FIL | TER | _i_N | //ASk | (_m | _MS | ΓAD | DR |

| Bits | Field Name              | Description                                            | Type | Reset    |
|------|-------------------------|--------------------------------------------------------|------|----------|
| 31:8 | RESERVED                | Reserved                                               | R    | 0x000000 |
| 7:0  | FILTER_i_MASK_m_MSTADDR | Mask/Match of MstAddr Type: Control. Reset value: 0x0. | RW   | 0x00     |

## Table 14-343. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MASK\_m\_MSTADDR

#### L3\_MAIN Interconnect



L3\_MAIN Interconnect www.ti.com

Table 14-344. L3\_STCOL\_FILTER\_i\_MASK\_m\_RD

| Address Offset   | See Table 14-240.                                                                                                                                                              |          |                                                                                                                                                                      |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 10C0 + (0x158*i) + (0x44*m) 0x4500 20C0 + (0x158*i) + (0x44*m) 0x4500 30C0 + (0x158*i) + (0x44*m) 0x4500 40C0 + (0x158*i) + (0x44*m) 0x4500 50C0 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |

0x4500 60C0 + (0x158\*i) + (0x44\*m) 0x4500 70C0 + (0x158\*i) + (0x44\*m) 0x4500 80C0 + (0x158\*i) + (0x44\*m) 0x4500 80C0 + (0x158\*i) + (0x44\*m) 0x4500 90C0 + (0x158\*i) +

(0x44\*m) 0x4500 A0C0 + (0x158\*i) +

(0x44\*m)

Description

Type RW

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|--------------------|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |   |   |   |   |   |   |   |   |   | FILTER_i_MASK_m_RD |

| Bits | Field Name         | Description                                       | Туре | Reset       |
|------|--------------------|---------------------------------------------------|------|-------------|
| 31:1 | RESERVED           | Reserved                                          | R    | 0x0000 0000 |
| 0    | FILTER_i_MASK_m_RD | Mask/Match of Rd Type: Control. Reset value: 0x0. | RW   | 0           |

## Table 14-345. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MASK\_m\_RD

#### L3\_MAIN Interconnect



Description

www.ti.com L3\_MAIN Interconnect

#### Table 14-346. L3\_STCOL\_FILTER\_i\_MASK\_m\_WR **Address Offset** See Table 14-240. 0x4500 10C4 + (0x158\*i) + **Physical Address** Instance CLK2\_STATCOLL0 CLK2\_STATCOLL1 (0x44\*m)0x4500 20C4 + (0x158\*i) + CLK2\_STATCOLL2 CLK2\_STATCOLL3 (0x44\*m) $0x4500\ 30C4 + (0x158*i) +$ CLK2\_STATCOLL4 CLK2\_STATCOLL5 CLK2\_STATCOLL6 (0x44\*m) 0x4500 40C4 + (0x158\*i) + (0x44\*m)CLK2\_STATCOLL7 0x4500 50C4 + (0x158\*i) + CLK2\_STATCOLL8 (0x44\*m)CLK2\_STATCOLL9 0x4500 60C4 + (0x158\*i) + (0x44\*m) 0x450070C4 + (0x158\*i) +(0x44\*m) 0x4500 80C4 + (0x158\*i) + (0x44\*m)



| Bits | Field Name         | Description                                       | Туре | Reset       |
|------|--------------------|---------------------------------------------------|------|-------------|
| 31:1 | RESERVED           | Reserved                                          | R    | 0x0000 0000 |
| 0    | FILTER_i_MASK_m_WR | Mask/Match of Wr Type: Control. Reset value: 0x0. | RW   | 0           |

#### Table 14-347. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MASK\_m\_WR

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

0x4500 90C4 + (0x158\*i) +

0x4500 A0C4 + (0x158\*i) +

(0x44\*m)

(0x44\*m)



| Address Offset                     | See Table 14-240.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |                                                                                                                                                       |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address  Description Type | 0x4500 10D0 + (0x158*i) + (0x44*m) 0x4500 20D0 + (0x158*i) + (0x44*m) 0x4500 30D0 + (0x158*i) + (0x44*m) 0x4500 40D0 + (0x158*i) + (0x44*m) 0x4500 50D0 + (0x158*i) + (0x44*m) 0x4500 60D0 + (0x158*i) + (0x44*m) 0x4500 70D0 + (0x158*i) + (0x44*m) 0x4500 80D0 + (0x158*i) + (0x44*m) 0x4500 80D0 + (0x158*i) + (0x44*m) 0x4500 90D0 + (0x158*i) + (0x44*m) 0x4500 90D0 + (0x158*i) + (0x44*m) 0x4500 A0D0 + (0x158*i) + (0x44*m) 0x4500 A0D0 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
| ıype                               | LVA                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |                                                                                                                                                       |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                   |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---------------------|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |   |   |   |   |   |   |   |   |   | FILTER_i_MASK_m_ERR |

| Bits | Field Name          | Description                                        | Type | Reset       |
|------|---------------------|----------------------------------------------------|------|-------------|
| 31:1 | RESERVED            | Reserved                                           | R    | 0x0000 0000 |
| 0    | FILTER_i_MASK_m_ERR | Mask/Match of Err Type: Control. Reset value: 0x0. | RW   | 0           |

# Table 14-349. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MASK\_m\_ERR

L3\_MAIN Interconnect

RESERVED

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-350. L3\_STCOL\_FILTER\_i\_MASK\_m\_USERINFO

| Addres  | s Offs | et   |    |    |    |    | See | Tat         | ole 1 | 4-240 | 0.   |      |    |    |     |      |    |    |    |    |   |   |     |                 |      |     |    |   |   |   |
|---------|--------|------|----|----|----|----|-----|-------------|-------|-------|------|------|----|----|-----|------|----|----|----|----|---|---|-----|-----------------|------|-----|----|---|---|---|
| Physica | al Add | ress | 3  |    |    |    |     | 500<br>14*m |       | 4 + ( | 0x15 | 8*i) | +  |    | Ins | tanc | е  |    |    |    |   |   | CLI | <b>&lt;</b> 2_5 | STAT | COL | LO |   |   |   |
| Descrip | otion  |      |    |    |    |    |     |             |       |       |      |      |    |    |     |      |    |    |    |    |   |   |     |                 |      |     |    |   |   |   |
| Туре    |        |      |    |    |    |    | RW  |             |       |       |      |      |    |    |     |      |    |    |    |    |   |   |     |                 |      |     |    |   |   |   |
|         |        |      |    |    |    |    |     |             |       |       |      |      |    |    |     |      |    |    |    |    |   |   |     |                 |      |     |    |   |   |   |
| 31 30   | 29 2   | 8 2  | 27 | 26 | 25 | 24 | 23  | 22          | 21    | 20    | 19   | 18   | 17 | 16 | 15  | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6               | 5    | 4   | 3  | 2 | 1 | 0 |

 $FILTER\_i\_MASK\_m\_USERINFO$ 



| Bits  | Field Name               | Description                                             | Туре | Reset   |
|-------|--------------------------|---------------------------------------------------------|------|---------|
| 31:18 | RESERVED                 | Reserved                                                | R    | 0x0000  |
| 17:0  | FILTER_i_MASK_m_USERINFO | Mask/Match of UserInfo Type: Control. Reset value: 0x0. | RW   | 0x00000 |

## Table 14-351. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MASK\_m\_USERINFO

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

# Table 14-352. L3\_STCOL\_FILTER\_i\_MASK\_m\_SLVADDR

| Address Offset   | See Table 14-240.                                                                                                                                                                                                                                                                                                                                             |          |                                                                                                                                        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 20CC + (0x158*i) + (0x44*m) 0x4500 30CC + (0x158*i) + (0x44*m) 0x4500 40CC + (0x158*i) + (0x44*m) 0x4500 50CC + (0x158*i) + (0x44*m) 0x4500 60CC + (0x158*i) + (0x44*m) 0x4500 70CC + (0x158*i) + (0x44*m) 0x4500 80CC + (0x158*i) + (0x44*m) 0x4500 90CC + (0x158*i) + (0x44*m) 0x4500 A0CC + (0x158*i) + (0x44*m) 0x4500 A0CC + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
| Description      |                                                                                                                                                                                                                                                                                                                                                               |          |                                                                                                                                        |
| Туре             | RW                                                                                                                                                                                                                                                                                                                                                            |          |                                                                                                                                        |

| 3 | 1 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19   | 18  | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3                       | 2 | 1 | 0 |
|---|------|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|-------------------------|---|---|---|
|   |      |    |    |    |    |    |    |    |    |    | RES | BERV | 'ED |    |    |    |    |    |    |    |    |   |   |   |   |   |   | FILTER_i_MASK_m_SLVADDR |   |   |   |

| Bits    | Field Name              | Description                                            | Type | Reset       |
|---------|-------------------------|--------------------------------------------------------|------|-------------|
| 31:7    | RESERVED                |                                                        | R    | 0x0000 0000 |
| <br>6:0 | FILTER_i_MASK_m_SLVADDR | Mask/Match of SlvAddr Type: Control. Reset value: 0x0. | RW   | 0x00        |

## Table 14-353. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MASK\_m\_SLVADDR

L3\_MAIN Interconnect



# Table 14-354. L3\_STCOL\_FILTER\_i\_MASK\_m\_REQUSERINFO

| Address Offset   | See Table 14-240.                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                                                                                                                                        |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 20D4 + (0x158*i) + (0x44*m) 0x4500 30D4 + (0x158*i) + (0x44*m) 0x4500 40D4 + (0x158*i) + (0x44*m) 0x4500 50D4 + (0x158*i) + (0x44*m) 0x4500 60D4 + (0x158*i) + (0x44*m) 0x4500 70D4 + (0x158*i) + (0x44*m) 0x4500 80D4 + (0x158*i) + (0x44*m) 0x4500 80D4 + (0x158*i) + (0x44*m) 0x4500 90D4 + (0x158*i) + (0x44*m) 0x4500 A0D4 + (0x158*i) + (0x44*m) 0x4500 A0D4 + (0x158*i) + (0x44*m) 0x4500 A0D4 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL8 |
| Description      |                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |                                                                                                                                        |
| Туре             | RW                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                                                                                                                        |

| 31 | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|------|-----|-----|-----|-----|-----|-----|-----|---|---|---|---|---|---|---|---|---|---|
| RI | SE | RVE | D  |    |    |    |    |    |    |    |    |    |    | FILT | ER0 | _MA | SK0 | _RE | QUS | ERI | NFO |   |   |   |   |   |   |   |   |   |   |

| Bits  | Field Name                      | Description                                                | Туре | Reset       |
|-------|---------------------------------|------------------------------------------------------------|------|-------------|
| 31:28 | RESERVED                        |                                                            | R    | 0x0000 0000 |
| 27:0  | FILTER_i_MASK_m_REQUSERI<br>NFO | Mask/Match of ReqUserInfo Type: Control. Reset value: 0x0. | RW   | 0x00        |

## Table 14-355. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MASK\_m\_REQUSERINFO

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-356. L3\_STCOL\_FILTER\_i\_MASK\_m\_RSPUSERINFO

| Address Offset   | See Table 14-240.                                                                                                                                                                                                                                                                                                                                                                                |          |                                                                                                                                        |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 20D8 + (0x158*i) + (0x44*m) 0x4500 30D8 + (0x158*i) + (0x44*m) 0x4500 40D8 + (0x158*i) + (0x44*m) 0x4500 50D8 + (0x158*i) + (0x44*m) 0x4500 60D8 + (0x158*i) + (0x44*m) 0x4500 70D8 + (0x158*i) + (0x44*m) 0x4500 80D8 + (0x158*i) + (0x44*m) 0x4500 90D8 + (0x158*i) + (0x44*m) 0x4500 90D8 + (0x158*i) + (0x44*m) 0x4500 A0D8 + (0x158*i) + (0x44*m) 0x4500 A0D8 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
| Description      |                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                                                                                                                        |
| Туре             | RW                                                                                                                                                                                                                                                                                                                                                                                               |          |                                                                                                                                        |



| ; | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17   | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1                           | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----------------------------|---|
|   |    |    |    |    |    |    |    |    |    |    |    |    |    | RES | SERV | /ED |    |    |    |    |    |    |   |   |   |   |   |   |   |   | FILTER_i_MASK_m_RSPUSERINFO |   |

| Bits | Field Name                      | Description                                                | Type | Reset       |
|------|---------------------------------|------------------------------------------------------------|------|-------------|
| 31:3 | RESERVED                        |                                                            | R    | 0x0000 0000 |
| 2:0  | FILTER_i_MASK_m_RSPUSERI<br>NFO | Mask/Match of RspUserInfo Type: Control. Reset value: 0x0. | RW   | 0x0         |

# Table 14-357. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MASK\_m\_RSPUSERINFO

L3\_MAIN Interconnect



# Table 14-358. L3\_STCOL\_FILTER\_i\_MATCH\_m\_MSTADDR

| Address Offset   | See Table 14-240.                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                                                                                                                                                       |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 10E8 + (0x158*i) + (0x44*m) 0x4500 20E8 + (0x158*i) + (0x44*m) 0x4500 30E8 + (0x158*i) + (0x44*m) 0x4500 40E8 + (0x158*i) + (0x44*m) 0x4500 50E8 + (0x158*i) + (0x44*m) 0x4500 60E8 + (0x158*i) + (0x44*m) 0x4500 70E8 + (0x158*i) + (0x44*m) 0x4500 80E8 + (0x158*i) + (0x44*m) 0x4500 90E8 + (0x158*i) + (0x44*m) 0x4500 90E8 + (0x158*i) + (0x44*m) 0x4500 90E8 + (0x158*i) + (0x44*m) 0x4500 A0E8 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
| Description      |                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |                                                                                                                                                       |
| Туре             | RW                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                                                                                                                                       |

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3                          | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|----------------------------|---|---|---|
|   |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   |   |   |   | ricien_i_maion_iii_moladun |   |   |   |

| Bits | Field Name                   | Description                                            | Туре | Reset    |
|------|------------------------------|--------------------------------------------------------|------|----------|
| 31:8 | RESERVED                     | Reserved                                               | R    | 0x000000 |
| 7:0  | FILTER_i_MATCH_m_MSTADD<br>R | Mask/Match of MstAddr Type: Control. Reset value: 0x0. | RW   | 0x00     |

## Table 14-359. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MATCH\_m\_MSTADDR

L3\_MAIN Interconnect



# Table 14-360. L3\_STCOL\_FILTER\_i\_MATCH\_m\_SLVADDR

| Address Offset   | See Table 14-240.                                                                                                                                                                                                                                                                                                                                                                                |          |                                                                                                                                        |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 20EC + (0x158*i) + (0x44*m) 0x4500 30EC + (0x158*i) + (0x44*m) 0x4500 40EC + (0x158*i) + (0x44*m) 0x4500 50EC + (0x158*i) + (0x44*m) 0x4500 60EC + (0x158*i) + (0x44*m) 0x4500 70EC + (0x158*i) + (0x44*m) 0x4500 80EC + (0x158*i) + (0x44*m) 0x4500 90EC + (0x158*i) + (0x44*m) 0x4500 A0EC + (0x158*i) + (0x44*m) 0x4500 A0EC + (0x158*i) + (0x44*m) 0x4500 A0EC + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL8 |
| Description      |                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                                                                                                                        |
| Туре             | RW                                                                                                                                                                                                                                                                                                                                                                                               |          |                                                                                                                                        |



| Bits | Field Name             | Description                                            | Туре | Reset       |
|------|------------------------|--------------------------------------------------------|------|-------------|
| 31:5 | RESERVED               |                                                        | R    | 0x0000 0000 |
| 4:0  | FILTER0_MATCH0_SLVADDR | Mask/Match of SlvAddr Type: Control. Reset value: 0x0. | RW   | 0x00        |

## Table 14-361. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MATCH\_m\_SLVADDR

L3\_MAIN Interconnect



#### Table 14-362. L3\_STCOL\_FILTER\_i\_MATCH\_m\_RD **Address Offset** See Table 14-240. $0x4500\ 10E0 + (0x158*i) +$ **Physical Address** Instance CLK2\_STATCOLL0 CLK2\_STATCOLL1 (0x44\*m)0x4500 20E0 + (0x158\*i) + CLK2\_STATCOLL2 (0x44\*m) 0x4500 30E0 + (0x158\*i) + CLK2\_STATCOLL3 CLK2\_STATCOLL4 CLK2\_STATCOLL5 CLK2\_STATCOLL6 (0x44\*m) 0x4500 40E0 + (0x158\*i) + (0x44\*m)CLK2\_STATCOLL7 0x4500 50E0 + (0x158\*i) + CLK2\_STATCOLL8 (0x44\*m)CLK2\_STATCOLL9 0x4500 60E0 + (0x158\*i) + (0x44\*m) 0x450070E0 + (0x158\*i) +(0x44\*m) 0x4500 80E0 + (0x158\*i) + (0x44\*m)0x4500 90E0 + (0x158\*i) +(0x44\*m)0x4500 A0E0 + (0x158\*i) +(0x44\*m)Description



| Bits | Field Name          | Description                                       | Туре | Reset       |
|------|---------------------|---------------------------------------------------|------|-------------|
| 31:1 | RESERVED            | Reserved                                          | R    | 0x0000 0000 |
| 0    | FILTER_i_MATCH_m_RD | Mask/Match of Rd Type: Control. Reset value: 0x0. | RW   | 0           |

#### Table 14-363. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MATCH\_m\_RD

#### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

RW

Type



|                  | Table 14-364. L3_STCC                                                                                                                                                                                                                                                                                                                                                                                                               | L_IILILK_I_WATO |                                                                                                                                                       |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address Offset   | See Table 14-240.                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |                                                                                                                                                       |
| Physical Address | 0x4500 10E4 + (0x158*i) + (0x44*m) 0x4500 20E4 + (0x158*i) + (0x44*m) 0x4500 30E4 + (0x158*i) + (0x44*m) 0x4500 40E4 + (0x158*i) + (0x44*m) 0x4500 50E4 + (0x158*i) + (0x44*m) 0x4500 60E4 + (0x158*i) + (0x44*m) 0x4500 70E4 + (0x158*i) + (0x44*m) 0x4500 80E4 + (0x158*i) + (0x44*m) 0x4500 90E4 + (0x158*i) + (0x44*m) 0x4500 90E4 + (0x158*i) + (0x44*m) 0x4500 90E4 + (0x158*i) + (0x44*m) 0x4500 A0E4 + (0x158*i) + (0x44*m) | Instance        | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL9 |
| Description      |                                                                                                                                                                                                                                                                                                                                                                                                                                     |                 |                                                                                                                                                       |
| Туре             | RW                                                                                                                                                                                                                                                                                                                                                                                                                                  |                 |                                                                                                                                                       |



| Bits | Field Name          | Description                                       | Type | Reset       |
|------|---------------------|---------------------------------------------------|------|-------------|
| 31:1 | RESERVED            | Reserved                                          | R    | 0x0000 0000 |
| 0    | FILTER_i_MATCH_m_WR | Mask/Match of Wr Type: Control. Reset value: 0x0. | RW   | 0           |

# Table 14-365. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MATCH\_m\_WR

#### L3\_MAIN Interconnect



## Table 14-366. L3\_STCOL\_FILTER\_i\_MATCH\_m\_ERR

| Address Offset   | See Table 14-240.                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                                                                                                                                                       |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 10F0 + (0x158*i) + (0x44*m) 0x4500 20F0 + (0x158*i) + (0x44*m) 0x4500 30F0 + (0x158*i) + (0x44*m) 0x4500 40F0 + (0x158*i) + (0x44*m) 0x4500 50F0 + (0x158*i) + (0x44*m) 0x4500 60F0 + (0x158*i) + (0x44*m) 0x4500 70F0 + (0x158*i) + (0x44*m) 0x4500 80F0 + (0x158*i) + (0x44*m) 0x4500 90F0 + (0x158*i) + (0x44*m) 0x4500 90F0 + (0x158*i) + (0x44*m) 0x4500 90F0 + (0x158*i) + (0x44*m) 0x4500 A0F0 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL6 CLK2_STATCOLL8 CLK2_STATCOLL9 |
| Description      |                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |                                                                                                                                                       |
| Tyne             | RW                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                                                                                                                                       |



| Bits | Field Name           | Description                                        | Туре | Reset       |
|------|----------------------|----------------------------------------------------|------|-------------|
| 31:1 | RESERVED             | Reserved                                           | R    | 0x0000 0000 |
| 0    | FILTER_i_MATCH_m_ERR | Mask/Match of Err Type: Control. Reset value: 0x0. | RW   | 0           |

## Table 14-367. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MATCH\_m\_ERR

L3\_MAIN Interconnect

**RESERVED** 

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

# Table 14-368. L3\_STCOL\_FILTER\_i\_MATCH\_m\_USERINFO

| Ad               | dres  | s Of                                  | fset |    |    |    |    | See      | e Tal | ole 1 | 4-24 | 0. |    |    |    |                |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|------------------|-------|---------------------------------------|------|----|----|----|----|----------|-------|-------|------|----|----|----|----|----------------|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Physical Address |       | 0x4500 10F4 + (0x158*i) +<br>(0x44*m) |      |    |    |    |    | Instance |       |       |      |    |    |    |    | CLK2_STATCOLL0 |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| De               | scrip | otion                                 |      |    |    |    |    |          |       |       |      |    |    |    |    |                |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Ту               | ре    |                                       |      |    |    |    |    | RW       | /     |       |      |    |    |    |    |                |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|                  |       |                                       |      |    |    |    |    |          |       |       |      |    |    |    |    |                |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| 31               | 30    | 29                                    | 28   | 27 | 26 | 25 | 24 | 23       | 22    | 21    | 20   | 19 | 18 | 17 | 16 | 15             | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

FILTER\_i\_MATCH\_m\_USERINFO



| Bits  | Field Name                    | Description                                             | Туре | Reset   |
|-------|-------------------------------|---------------------------------------------------------|------|---------|
| 31:18 | RESERVED                      | Reserved                                                | R    | 0x0000  |
| 17:0  | FILTER_i_MATCH_m_USERINF<br>O | Mask/Match of UserInfo Type: Control. Reset value: 0x0. | RW   | 0x00000 |

## Table 14-369. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MATCH\_m\_USERINFO

L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-370. L3\_STCOL\_FILTER\_i\_MATCH\_m\_REQUSERINFO

| Address Offset   | See Table 14-240.                                                                                                                                                                                                                                                                                                                                                                                 |          |                                                                                                                                        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 20F4 + (0x158*i) + (0x44*m) 0x4500 30F4 + (0x158*i) + (0x44*m) 0x4500 40F4 + (0x158*i) + (0x44*m) 0x4500 50F4 + (0x158*i) + (0x44*m) 0x4500 260F4 + (0x158*i) + (0x44*m) 0x4500 70F4 + (0x158*i) + (0x44*m) 0x4500 80F4 + (0x158*i) + (0x44*m) 0x4500 90F4 + (0x158*i) + (0x44*m) 0x4500 90F4 + (0x158*i) + (0x44*m) 0x4500 A0F4 + (0x158*i) + (0x44*m) 0x4500 A0F4 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
| Description      |                                                                                                                                                                                                                                                                                                                                                                                                   |          |                                                                                                                                        |
| Туре             | RW                                                                                                                                                                                                                                                                                                                                                                                                |          |                                                                                                                                        |

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16  | 15  | 14  | 13  | 12  | 11   | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|------|-----|-----|-----|-----|-----|------|-----|---|---|---|---|---|---|---|---|---|---|
| R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |    |    | FILT | ER0 | _MA | SK0 | _RE | QUS | SERI | NFO |   |   |   |   |   |   |   |   |   |   |

| Bits  | Field Name                      | Description                                                | Туре | Reset       |
|-------|---------------------------------|------------------------------------------------------------|------|-------------|
| 31:28 | RESERVED                        |                                                            | R    | 0x0000 0000 |
| 27:0  | FILTER_i_MASK_m_REQUSERI<br>NFO | Mask/Match of ReqUserInfo Type: Control. Reset value: 0x0. | RW   | 0x00        |

## Table 14-371. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MATCH\_m\_REQUSERINFO

L3\_MAIN Interconnect



# Table 14-372. L3\_STCOL\_FILTER\_i\_MATCH\_m\_RSPUSERINFO

| Address Offset   | See Table 14-240.                                                                                                                                                                                                                                                                                                                                                                                |          |                                                                                                                                        |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 20F8 + (0x158*i) + (0x44*m) 0x4500 30F8 + (0x158*i) + (0x44*m) 0x4500 40F8 + (0x158*i) + (0x44*m) 0x4500 50F8 + (0x158*i) + (0x44*m) 0x4500 60F8 + (0x158*i) + (0x44*m) 0x4500 70F8 + (0x158*i) + (0x44*m) 0x4500 80F8 + (0x158*i) + (0x44*m) 0x4500 90F8 + (0x158*i) + (0x44*m) 0x4500 90F8 + (0x158*i) + (0x44*m) 0x4500 A0F8 + (0x158*i) + (0x44*m) 0x4500 A0F8 + (0x158*i) + (0x44*m) | Instance | CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 CLK2_STATCOLL7 CLK2_STATCOLL8 CLK2_STATCOLL9 |
| Description      |                                                                                                                                                                                                                                                                                                                                                                                                  |          |                                                                                                                                        |
| Туре             | RW                                                                                                                                                                                                                                                                                                                                                                                               |          |                                                                                                                                        |



| Bits | Field Name                      | Description                                                | Туре | Reset       |
|------|---------------------------------|------------------------------------------------------------|------|-------------|
| 31:3 | RESERVED                        |                                                            | R    | 0x0000 0000 |
| 2:0  | FILTER_i_MASK_m_RSPUSERI<br>NFO | Mask/Match of RspUserInfo Type: Control. Reset value: 0x0. | RW   | 0x0         |

# Table 14-373. Register Call Summary for Register L3\_STCOL\_FILTER\_i\_MATCH\_m\_RSPUSERINFO

L3\_MAIN Interconnect



| Table 14-374. L3 STCOL OP i THRESHOLD MINVAL |
|----------------------------------------------|
|----------------------------------------------|

| Address Offset   | See Table 14-240.       |          |                |
|------------------|-------------------------|----------|----------------|
| Physical Address | 0x4500 11F0 + (0x158*i) | Instance | CLK2_STATCOLL0 |
|                  | 0x4500 21F0 + (0x158*i) |          | CLK2_STATCOLL1 |
|                  | 0x4500 31F0 + (0x158*i) |          | CLK2_STATCOLL2 |
|                  | 0x4500 41F0 + (0x158*i) |          | CLK2_STATCOLL3 |
|                  | 0x4500 51F0 + (0x158*i) |          | CLK2_STATCOLL4 |
|                  | 0x4500 61F0 + (0x158*i) |          | CLK2_STATCOLL5 |
|                  | 0x4500 71F0 + (0x158*i) |          | CLK2_STATCOLL6 |
|                  | 0x4500 81F0 + (0x158*i) |          | CLK2_STATCOLL7 |
|                  | 0x4500 91F0 + (0x158*i) |          | CLK2_STATCOLL8 |
|                  | 0x4500 A1F0 + (0x158*i) |          | CLK2_STATCOLL9 |
| Description      |                         |          |                |
| Туре             | RW                      |          |                |

| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 1 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------------------|---------------------------|------------------------------------|
|                         | RESERVED                  | OP_i_THRESHOLD_MINVAL              |

| Bits  | Field Name            | Description                                | Туре | Reset   |
|-------|-----------------------|--------------------------------------------|------|---------|
| 31:13 | RESERVED              | Reserved                                   | R    | 0x00000 |
| 12:0  | OP_i_THRESHOLD_MINVAL | Min value Type: Control. Reset value: 0x0. | RW   | 0x000   |

# Table 14-375. Register Call Summary for Register L3\_STCOL\_OP\_i\_THRESHOLD\_MINVAL

L3 MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]

## Table 14-376. L3\_STCOL\_OP\_i\_THRESHOLD\_MAXVAL

| Address Offset   | See Table 14-240.       |          |                |
|------------------|-------------------------|----------|----------------|
| Physical Address | 0x4500 11F4 + (0x158*i) | Instance | CLK2_STATCOLL0 |
| •                | 0x4500 21F4 + (0x158*i) |          | CLK2_STATCOLL1 |
|                  | 0x4500 31F4 + (0x158*i) |          | CLK2_STATCOLL2 |
|                  | 0x4500 41F4 + (0x158*i) |          | CLK2 STATCOLL3 |
|                  | 0x4500 51F4 + (0x158*i) |          | CLK2_STATCOLL4 |
|                  | 0x4500 61F4 + (0x158*i) |          | CLK2 STATCOLL5 |
|                  | 0x4500 71F4 + (0x158*i) |          | CLK2 STATCOLL6 |
|                  | 0x4500 81F4 + (0x158*i) |          | CLK2 STATCOLL7 |
|                  | 0x4500 91F4 + (0x158*i) |          | CLK2 STATCOLL8 |
|                  | 0x4500 A1F4 + (0x158*i) |          | CLK2_STATCOLL9 |
| Description      |                         |          |                |
| Туре             | RW                      |          |                |

| 31       | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17   | 16   | 15  | 14  | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|------|-----|-----|-----|-----|----|----|---|---|---|---|---|---|---|---|---|---|
| RESERVED |    |    |    |    |    |    |    |    |    |    |    |    | OP_ | i_TF | IRES | SHO | LD_ | MAX | VAL |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits  | Field Name            | Description                                | Type | Reset   |
|-------|-----------------------|--------------------------------------------|------|---------|
| 31:13 | RESERVED              | Reserved                                   | R    | 0x00000 |
| 12:0  | OP_i_THRESHOLD_MAXVAL | Max value Type: Control. Reset value: 0x0. | RW   | 0x000   |

## Table 14-377. Register Call Summary for Register L3\_STCOL\_OP\_i\_THRESHOLD\_MAXVAL

L3\_MAIN Interconnect



L3\_MAIN Interconnect www.ti.com

|                                                                              |       |                 |    |                                                                                                                                                                                                                                                                  |    | Та    | ble   | 14-  | 378 | 3. L3 | 3_S                                                                                                                                                                                                           | TC  | OL_ | OP | _i_[ | EVT                                           | INF | os | EL |   |   |   |   |   |   |   |                 |
|------------------------------------------------------------------------------|-------|-----------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------|-------|------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----|------|-----------------------------------------------|-----|----|----|---|---|---|---|---|---|---|-----------------|
| Address Of                                                                   | set   |                 |    |                                                                                                                                                                                                                                                                  | Se | e Tal | ole 1 | 4-24 | 0.  |       |                                                                                                                                                                                                               |     |     |    |      |                                               |     |    |    |   |   |   |   |   |   |   |                 |
| 0x4500<br>0x4500<br>0x4500<br>0x4500<br>0x4500<br>0x4500<br>0x4500<br>0x4500 |       |                 |    | x4500 11F8 + (0x158*i)<br>x4500 21F8 + (0x158*i)<br>x4500 31F8 + (0x158*i)<br>x4500 41F8 + (0x158*i)<br>x4500 51F8 + (0x158*i)<br>x4500 61F8 + (0x158*i)<br>x4500 71F8 + (0x158*i)<br>x4500 81F8 + (0x158*i)<br>x4500 91F8 + (0x158*i)<br>x4500 A1F8 + (0x158*i) |    |       |       |      |     |       | Instance  CLK2_STATCOLL |     |     |    |      | LL1<br>LL2<br>LL3<br>LL4<br>LL5<br>LL6<br>LL7 |     |    |    |   |   |   |   |   |   |   |                 |
| Description                                                                  |       |                 |    |                                                                                                                                                                                                                                                                  |    |       |       |      |     |       |                                                                                                                                                                                                               |     |     |    |      |                                               |     |    |    |   |   |   |   |   |   |   |                 |
| Туре                                                                         |       |                 |    |                                                                                                                                                                                                                                                                  | RW | I     |       |      |     |       |                                                                                                                                                                                                               |     |     |    |      |                                               |     |    |    |   |   |   |   |   |   |   |                 |
| 31 30 29                                                                     | 28 27 | <sup>7</sup> 26 | 25 | 24                                                                                                                                                                                                                                                               | 23 | 22    | 21    | 20   | 19  | 18    | 17                                                                                                                                                                                                            | 16  | 15  | 14 | 13   | 12                                            | 11  | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 0             |
|                                                                              |       |                 |    |                                                                                                                                                                                                                                                                  |    |       |       |      |     | R     | ESE                                                                                                                                                                                                           | RVE | ĒD. |    |      |                                               |     |    |    |   |   |   |   |   |   |   | OP_i_EVTINFOSEL |

| Bits | Field Name      | Description                                                                                         | Туре | Reset       |
|------|-----------------|-----------------------------------------------------------------------------------------------------|------|-------------|
| 31:2 | RESERVED        | Reserved                                                                                            | R    | 0x0000 0000 |
| 1:0  | OP_i_EVTINFOSEL | Select event info data to add to counter (len/press or latency) Type: Control.<br>Reset value: 0x0. | RW   | 0x0         |
|      |                 | 0x0: Select len from event info list                                                                |      |             |
|      |                 | 0x1: Select pressure if available from event info list                                              |      |             |
|      |                 | 0x2: Select latency if available from event info list                                               |      |             |

# Table 14-379. Register Call Summary for Register L3\_STCOL\_OP\_i\_EVTINFOSEL

### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]



www.ti.com L3\_MAIN Interconnect

# Table 14-380. L3\_STCOL\_OP\_i\_SEL

| Address Offset   | See Table 14-240.                                                                                                                                                                         |          |                                                                                                          |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4500 11FC + (0x158*i)<br>0x4500 21FC + (0x158*i)<br>0x4500 31FC + (0x158*i)<br>0x4500 41FC + (0x158*i)<br>0x4500 51FC + (0x158*i)<br>0x4500 61FC + (0x158*i)<br>0x4500 71FC + (0x158*i) | Instance | CLK2_STATCOLL0 CLK2_STATCOLL1 CLK2_STATCOLL2 CLK2_STATCOLL3 CLK2_STATCOLL4 CLK2_STATCOLL5 CLK2_STATCOLL6 |
| Description      | 0x4500 81FC + (0x158*i)<br>0x4500 91FC + (0x158*i)<br>0x4500 A1FC + (0x158*i)                                                                                                             |          | CLK2_STATCOLL7<br>CLK2_STATCOLL8<br>CLK2_STATCOLL9                                                       |
| Туре             | RW                                                                                                                                                                                        |          |                                                                                                          |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|
|    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |   |   |   |   |   |   | ( | OP_i | _SE | L |

| Bits | Field Name | Description                                                              | Type | Reset     |
|------|------------|--------------------------------------------------------------------------|------|-----------|
| 31:4 | RESERVED   | Reserved                                                                 | R    | 0x0000000 |
| 3:0  | OP_i_SEL   | Select logical operation Type: Control. Reset value: 0x0.                | RW   | 0x0       |
|      |            | 0x0: Increment counter on each mask/match filter hit                     |      |           |
|      |            | 0x1: Increment counter on each min/max level hit                         |      |           |
|      |            | 0x2: Add to counter the selected event info value (len/press or latency) |      |           |
|      |            | 0x3: increment counter when all filter event hits (And(Fi))              |      |           |
|      |            | 0x4: Increment counter if any of filter event hits (Or(Fi))              |      |           |
|      |            | 0x5: Add to counter the number of current request event that hit         |      |           |
|      |            | 0x6: Add to counter the number of current response event that hit        |      |           |
|      |            | 0x7: Add to counter the number of all event that hit                     |      |           |
|      |            | 0x8:Increment counter on each selected external event hit                |      |           |

# Table 14-381. Register Call Summary for Register L3\_STCOL\_OP\_i\_SEL

### L3\_MAIN Interconnect

• L3\_MAIN STATCOLL Register Summary and Description: [0] [1]



### 14.3 L4 Interconnects

This section details the device L4 interconnects.

#### 14.3.1 L4 Interconnect Overview

The device uses three separate L4 interconnect structures to connect peripheral modules. All L4s handle transfers with peripherals but are located in distinct power domains.

Figure 14-9 is an overview of the L4 interconnects and the peripherals attached to them.

The L4 interconnect is composed of the following interconnects:

- L4\_CFG: Includes the majority of the configuration interface for L3\_MAIN system modules and peripheral interconnect
- L4 PER: Includes the main peripherals in the device. L4\_PER is further divided into three sub-interconnects: L4\_PER1, L4\_PER2 and L4\_PER3. As shown in Figure 14-9, each of these L4\_PERx sub-interconnects is connected to L3\_MAIN initiators via three ports:
  - L4\_PER1\_P1, L4\_PER1\_P2, L4\_PER1\_P3
  - L4\_PER2\_P1, L4\_PER2\_P2, L4\_PER2\_P3
  - L4\_PER3\_P1, L4\_PER3\_P2, L4\_PER3\_P3
  - L3\_MAIN initiators access the L4\_PERx peripherals through these ports. All peripherals attached to L4\_PER1 are visible from all three L4\_PER1 ports; this is also correct for L4\_PER2 and L4\_PER3. For information on which initiator can access which L4\_PERx port, see .
- L4\_WKUP: Includes peripherals attached to the WKUP power domain

NOTE: ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.





Figure 14-9. L4 Interconnect Overview



The main features of the L4 interconnects are:

- Eleven ports from L3\_MAIN interconnect onto 5 parallel L4 interconnects
- From one to three 32-bit initiator ports for each L4 interconnect instance (11 in total)
- 8-, 16-, or 32-bit data, single, or burst transactions
- Little-endian platform
- Non-blocking architecture with fair arbitration between masters
- Target interfaces: Fully synchronous or divided synchronous clock frequencies
- L4\_CFG and L4\_PER1, L4\_PER2, L4\_PER3 frequency equals half of L3 frequency
- · Protection logic that provides user-configurable access control to targets by each initiator

### 14.3.2 L4 Interconnect Integration

Table 14-382 and Table 14-383 summarize the integration of the module in the device.

Table 14-382. Integration Attributes

| Module Instance           | Attributes   |
|---------------------------|--------------|
| Module instance           | Power Domain |
| L4_PER1, L4_PER2, L4_PER3 | PD_COREAON   |
| L4_CFG                    | PD_COREAON   |
| L4_WKUP                   | PD_WKUPAON   |

### Table 14-383. Clocks and Resets

|                                 |                            |                          | Clocks      |                                                                                                                                             |  |  |  |  |
|---------------------------------|----------------------------|--------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Module<br>Instance              | Destination Signal<br>Name | Source Signal<br>Name    | Source      | Description                                                                                                                                 |  |  |  |  |
| L4_PER1                         | L4_PER1_CLK                | L4PER_L3_GICLK           | PRCM module | Functional and interface clock                                                                                                              |  |  |  |  |
| L4_PER2                         | L4_PER2_CLK                | L4PER_L3_GICLK           | PRCM module | Functional and interface clock                                                                                                              |  |  |  |  |
| L4_PER3                         | L4_PER3_CLK                | L4PER_L3_GICLK           | PRCM module | Functional and interface clock                                                                                                              |  |  |  |  |
| L4_CFG                          | L4_CFG_CLK                 | L4CFG_L3_GICLK           | PRCM module | Functional and interface clock                                                                                                              |  |  |  |  |
| L4_WKUP                         | L4_WKUP_CLK                | WKUPAON_GICL<br>K        | PRCM module | Functional and interface clock                                                                                                              |  |  |  |  |
|                                 |                            |                          | Resets      |                                                                                                                                             |  |  |  |  |
| Module<br>Instance              | Destination Signal<br>Name | Source Signal<br>Name    | Source      | Description                                                                                                                                 |  |  |  |  |
| L4_PER1,<br>L4_PER2,<br>L4_PER3 | L4_PER_RST                 | L4_PER_RST               | PRCM module | Reset of L4_PERx interconnect                                                                                                               |  |  |  |  |
|                                 | L4_PER_RET_RST             | L4_PER_PWRON<br>_RET_RST | PRCM module | Reset of L4_PERx interconnect retention registers. For information about retention reset see Chapter 3, Power, Reset, and Clock Management. |  |  |  |  |
| L4_CFG                          | L4_CFG_RST                 | CORE_RST                 | PRCM module | Reset of L4_CFG interconnect.                                                                                                               |  |  |  |  |
|                                 | L4_CFG_RET_RST             | CORE_PWRON_R<br>ET_RST   | PRCM module | Reset of L4_CFG interconnect retention registers. For information about retention reset see Chapter 3, Power, Reset, and Clock Management.  |  |  |  |  |
| L4_WKUP                         | L4_WKUP_RST                | WKUPAON_RST              | PRCM module | Reset of L4_WKUP interconnect                                                                                                               |  |  |  |  |
|                                 | L4_WKUP_RET_RST            | L4_WKUP_RET_R<br>ST      | PRCM module | Reset of L4_WKUP interconnect. For information about retention reset, see Chapter 3, Power, Reset, and Clock Management.                    |  |  |  |  |



## 14.3.3 L4 Interconnect Functional Description

### 14.3.3.1 Module Distribution

IAs and TAs provide the interface to connect the different modules to their associated interconnect.

Table 14-384 through Table 14-393 list all the modules and subsystems with their associated agents. The agents are listed for each L4 interconnect domain.

## 14.3.3.1.1 L4\_PER1 Interconnect Agents

The L4\_PER1 interconnect handles transfers only to peripherals in the PER power domain. Table 14-384 lists the L4\_PER1 TAs.

**Table 14-384. L4\_PER1 TAs** 

| Module Target Name | Description                                                      |
|--------------------|------------------------------------------------------------------|
| UART3_TARG         | Universal Asynchronous Receiver/Transmitter target port          |
| TIMER2_TARG        | General Purpose Timer 2 target port                              |
| TIMER3_TARG        | TIMER3 target port                                               |
| TIMER4_TARG        | TIMER4 target port                                               |
| TIMER9_TARG        | TIMER9 target port                                               |
| GPIO7_TARG         | General-Purpose Interface 7 target port                          |
| GPIO8_TARG         | GPIO8 target port                                                |
| GPIO2_TARG         | GPIO2 target port                                                |
| GPIO3_TARG         | GPIO3 target port                                                |
| GPIO4_TARG         | GPIO4 target port                                                |
| GPIO5_TARG         | GPIO5 target port                                                |
| GPIO6_TARG         | GPIO6 target port                                                |
| I2C3_TARG          | Inter-Integrated Circuit 3 target port                           |
| UART5_TARG         | UART5 target port                                                |
| UART6_TARG         | UART6 target port                                                |
| UART1_TARG         | UART1 target port                                                |
| UART2_TARG         | UART2 target port                                                |
| UART4_TARG         | UART4 target port                                                |
| I2C1_TARG          | I2C1 target port                                                 |
| I2C2_TARG          | I2C2 target port                                                 |
| ELM_TARG           | Error Location Module target port                                |
| I2C4_TARG          | I2C4 target port                                                 |
| I2C5_TARG          | I2C5 target port                                                 |
| TIMER10_TARG       | TIMER10 target port                                              |
| TIMER11_TARG       | TIMER11 target port                                              |
| MCSPI1_TARG        | Multi-channel Serial Peripheral Interface 1 (McSPI1) target port |
| MCSPI2_TARG        | McSPI2 target port                                               |
| MMC1_TARG          | MMC1 target port                                                 |
| MMC2_TARG          | MMC2 target port                                                 |
| MMC3_TARG          | MMC3 target port                                                 |
| HDQ1W_TARG         | HDQ1W target port                                                |
| MCSPI3_TARG        | McSPI3 target port                                               |
| MCSPI4_TARG        | McSPI4 target port                                               |
| MMC4_TARG          | MMC4 target port                                                 |



Four ports communicate between the L3\_MAIN interconnect and the L4\_PER1 interconnect to allow the L3\_MAIN initiators to access the L4\_PER1 targets. Table 14-385 lists the L4\_PER1 initiator TAs.

For the list of initiators authorized to access the L4\_PER1 peripherals, see Section 14.2.3.2.2, Connectivity Matrix.

Table 14-385. L4\_PER1 IAs

| Module Iniator Name | Description                        |
|---------------------|------------------------------------|
| L3_MAIN_IP0_INIT    | L3 sDMA RD interconnect port       |
| L3_MAIN_IP1_INIT    | L3 sDMA WR interconnect port       |
| L3_MAIN_IP2_INIT    | L3 MPU subsystem interconnect port |

### 14.3.3.1.2 L4\_PER2 Interconnect Agents

The L4\_PER2 interconnect handles transfers only to peripherals in the PER power domain. Table 14-386 lists the L4\_PER2 TAs.

**Table 14-386. L4\_PER2 TAs** 

| Module Target Name         Description           UART7_TARG         UART7 target port           UART8_TARG         UART8 target port           UART9_TARG         UART9 target port           MCASP4_DAT_TARG         Multi-Channel Audio Serial Port - DAT target port           MCASP5_DAT_TARG         MCASP5_DAT target port           MCASP6_DAT_TARG         MCASP6_DAT target port           MCASP7_DAT_TARG         MCASP7_DAT target port           MCASP8_DAT_TARG         MCASP1_CFG target port           MCASP1_CFG_TARG         MCASP1_CFG target port           MCASP1_CFG_TARG         MCASP2_CFG target port           MCASP3_CFG_TARG         MCASP3_CFG target port           MCASP3_CFG_TARG         MCASP4_CFG target port           MCASP5_CFG_TARG         MCASP5_CFG target port           MCASP6_CFG_TARG         MCASP6_CFG target port           MCASP7_CFG_TARG         MCASP8_CFG target port           MCASP8_CFG_TARG         MCASP8_CFG target port           PWM1_TARG         Pulse-Width Modulation 1 target port           PWM2_TARG         PWM2 target port           VCP1_CFG_TARG         Viterby Coder/Decoder 1 target port           NOTE: VCP1 is not supported in this family of devices.         Viterby Coder/Decoder 2 target port           NOTE: MLB is not supported in this family o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                         | 7001 E 1 E 1 E 1 7 10                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------|
| UART8_TARG UART9_TARG UART9_TARG UART9_target port  MCASP4_DAT_TARG Multi-Channel Audio Serial Port - DAT target port  MCASP5_DAT_TARG MCASP6_DAT_TARG MCASP6_DAT target port  MCASP1_CFG_TARG MCASP1_CFG target port  MCASP1_CFG_TARG MCASP2_CFG target port  MCASP3_CFG_TARG MCASP3_CFG target port  MCASP6_CFG_TARG MCASP6_ | Module Target Name                      | Description                                       |
| UART9_TARG  MCASP4_DAT_TARG  MUlti-Channel Audio Serial Port - DAT target port  MCASP5_DAT_TARG  MCASP5_DAT_target port  MCASP6_DAT_TARG  MCASP6_DAT_target port  MCASP6_DAT_TARG  MCASP6_DAT target port  MCASP7_DAT_TARG  MCASP8_DAT target port  MCASP8_DAT_TARG  MCASP8_DAT target port  MCASP8_DAT_TARG  MCASP8_DAT_TARG  MCASP8_DAT target port  MCASP1_CFG_TARG  MCASP1_CFG_TARG  MCASP2_CFG_target port  MCASP2_CFG_TARG  MCASP3_CFG target port  MCASP3_CFG_target port  MCASP3_CFG_TARG  MCASP3_CFG target port  MCASP4_CFG_TARG  MCASP4_CFG_target port  MCASP6_CFG_TARG  MCASP5_CFG target port  MCASP6_CFG_TARG  MCASP7_CFG target port  MCASP7_CFG_TARG  MCASP7_CFG target port  MCASP8_CFG_TARG  MCASP8_CFG M | UART7_TARG                              | UART7 target port                                 |
| MCASP4_DAT_TARG MCASP5_DAT_TARG MCASP5_DAT_TARG MCASP5_DAT_target port MCASP6_DAT_TARG MCASP6_DAT_target port MCASP6_DAT_TARG MCASP7_DAT_target port MCASP7_DAT_TARG MCASP8_DAT_target port MCASP8_DAT_TARG MCASP8_DAT_target port MCASP8_DAT_TARG MCASP8_DAT_target port MCASP8_DAT_TARG MCASP1_CFG_TARG MCASP1_CFG_TARG MCASP2_CFG_TARG MCASP2_CFG_TARG MCASP3_CFG_TARG MCASP3_CFG_TARG MCASP3_CFG_TARG MCASP4_CFG_TARG MCASP4_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP7_CFG_TARG MCASP8_CFG_TARG MCAS | UART8_TARG                              | UART8 target port                                 |
| MCASP5_DAT_TARG MCASP6_DAT_TARG MCASP6_DAT_TARG MCASP6_DAT_TARG MCASP7_DAT_TARG MCASP7_DAT_TARG MCASP8_DAT_TARG MCASP8_DAT_TARG MCASP8_DAT_TARG MCASP8_DAT_target port MCASP8_DAT_CFG_TARG MCASP8_DAT_CFG_TARG MCASP1_CFG_TARG MCASP2_CFG_TARG MCASP2_CFG_TARG MCASP3_CFG_TARG MCASP3_CFG_TARG MCASP3_CFG_TARG MCASP4_CFG_TARG MCASP4_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP7_CFG_TARG MCASP7_CFG_TARG MCASP7_CFG_TARG MCASP8_CFG_TARG TARG MCASP8_CFG_TARG MCASP8_CFG_TARG MCASP8_CFG_TARG TARG TARG MCASP8_CFG_TARG TARG TARG TARG MCASP8_CFG_TARG TARG TARG TARG TARG MCASP8_CFG_TARG TARG TARG TARG TARG MCASP8_CFG_TARG TARG TARG TARG TARG TARG MCASP8_CFG_TARG TARG TARG TARG TARG TARG TARG TARG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | UART9_TARG                              | UART9 target port                                 |
| MCASP6_DAT_TARG MCASP7_DAT target port MCASP7_DAT_TARG MCASP8_DAT_TARG MCASP8_DAT_TARG MCASP8_DAT_TARG MCASP8_DAT_target port MCASP1_CFG_TARG MCASP1_CFG_TARG MCASP2_CFG_TARG MCASP3_CFG_TARG MCASP3_CFG_TARG MCASP3_CFG_TARG MCASP4_CFG_TARG MCASP4_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP7_CFG_TARG MCASP7_CFG_TARG MCASP7_CFG_TARG MCASP8_CFG_TARG TARG MCASP8_CFG_TARG MCASP8_CFG_TARG MCASP8_CFG_TARG TARG TARG TARG TARG Viterby Coder/Decoder 1 target port  Witerby Coder/Decoder 2 target port  WCTE: VCP1 is not supported in this family of devices.  MLB_TARG MCASP8_CFG_TARG Media Local Bus target port  MCASP8_CFG_TARG NOTE: MLB is not supported in this family of devices.  DCAN2_TARG DCAN2_TARG DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MCASP4_DAT_TARG                         | Multi-Channel Audio Serial Port - DAT target port |
| MCASP7_DAT_target port MCASP8_DAT_TARG MCASP8_DAT target port MCASP1_CFG_TARG MCASP1_CFG target port MCASP2_CFG_TARG MCASP2_CFG target port MCASP3_CFG_TARG MCASP3_CFG target port MCASP3_CFG_TARG MCASP3_CFG target port MCASP4_CFG_TARG MCASP4_CFG target port MCASP5_CFG_TARG MCASP5_CFG target port MCASP5_CFG_TARG MCASP5_CFG target port MCASP5_CFG_TARG MCASP5_CFG target port MCASP6_CFG_TARG MCASP6_CFG target port MCASP7_CFG_TARG MCASP7_CFG target port MCASP7_CFG_TARG MCASP8_CFG target port MCASP8_CFG_TARG MCASP8_CFG target port MCASP8_CFG_TARG MCASP8_CFG target port PWM1_TARG Pulse-Width Modulation 1 target port PWM2_TARG PWM3 target port VCP1_CFG_TARG Viterby Coder/Decoder 1 target port NCTE: VCP1 is not supported in this family of devices.  MLB_TARG Viterby Coder/Decoder 2 target port NCTE: VCP2 is not supported in this family of devices.  MLB_TARG Media Local Bus target port NCTE: MLB is not supported in this family of devices.  DCAN2_TARG DCAN2 target port  DCAN2 target port  DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MCASP5_DAT_TARG                         | MCASP5_DAT target port                            |
| MCASP8_DAT_TARG MCASP1_CFG_TARG MCASP1_CFG target port MCASP2_CFG_TARG MCASP2_CFG target port MCASP3_CFG_TARG MCASP3_CFG target port MCASP3_CFG_TARG MCASP3_CFG target port MCASP4_CFG_TARG MCASP4_CFG target port MCASP5_CFG_TARG MCASP5_CFG target port MCASP5_CFG_TARG MCASP5_CFG target port MCASP6_CFG_TARG MCASP6_CFG target port MCASP6_CFG_TARG MCASP7_CFG target port MCASP7_CFG_TARG MCASP8_CFG target port MCASP8_CFG_TARG MCASP8_CFG target port MCA | MCASP6_DAT_TARG                         | MCASP6_DAT target port                            |
| MCASP1_CFG_TARG MCASP2_CFG_TARG MCASP3_CFG_TARG MCASP3_CFG_TARG MCASP3_CFG_TARG MCASP3_CFG_TARG MCASP4_CFG_TARG MCASP4_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP7_CFG_TARG MCASP7_CFG_TARG MCASP7_CFG_TARG MCASP7_CFG_TARG MCASP8_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG TARG VISSEM VCASP6_CFG_TARG VISSEM VIS | MCASP7_DAT_TARG                         | MCASP7_DAT target port                            |
| MCASP2_CFG_TARG MCASP3_CFG_TARG MCASP3_CFG_target port MCASP4_CFG_TARG MCASP4_CFG target port MCASP5_CFG_TARG MCASP5_CFG target port MCASP5_CFG_TARG MCASP5_CFG target port MCASP6_CFG_TARG MCASP6_CFG target port MCASP7_CFG_TARG MCASP7_CFG target port MCASP8_CFG_TARG MCASP7_CFG target port MCASP8_CFG_TARG MCASP8_CFG target port MCASP8_CFG_TARG MCASP8_CFG target port MCASP8_CFG_TARG MCASP8_CFG target port MCASP6_CFG target port MCASP6_ | MCASP8_DAT_TARG                         | MCASP8_DAT target port                            |
| MCASP3_CFG_TARG MCASP4_CFG_TARG MCASP4_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP7_CFG_TARG MCASP7_CFG_TARG MCASP7_CFG_TARG MCASP8_CFG_TARG MCASP8_CFG_TARG MCASP8_CFG_TARG MCASP8_CFG_TARG MCASP8_CFG_TARG MCASP8_CFG_TARG MCASP8_CFG_TARG PUlse-Width Modulation 1 target port PWM2_TARG PWM2_TARG PWM3_TARG PWM3_TARG Viterby Coder/Decoder 1 target port  NOTE: VCP1 is not supported in this family of devices.  MLB_TARG NOTE: WCP2 is not supported in this family of devices.  MLB_TARG NOTE: MLB is not supported in this family of devices.  ATL_TARG NOTE: ATL is not supported in this family of devices.  DCAN2_TARG DCAN2_TARG DCAN2_TARG DCAN2_TARG DCAN2_TARG MCASP3_CFG target port  VCASP3_CFG target port  Viterby Coder/Decoder 1 target port  MCASP3_CFG target port  VCP1_CFG_TARG  Witerby Coder/Decoder 2 target port  MCASP3_CFG target port  MCASP3_CFG target port  VCP1_CFG_TARG  MCASP3_CFG target port  WCASP3_CFG target po | MCASP1_CFG_TARG                         | MCASP1_CFG target port                            |
| MCASP4_CFG_TARG MCASP5_CFG_TARG MCASP5_CFG target port MCASP6_CFG_TARG MCASP6_CFG target port MCASP7_CFG_TARG MCASP7_CFG target port MCASP7_CFG_TARG MCASP7_CFG target port MCASP8_CFG_TARG MCASP8_CFG target port MCASP8_CFG_TARG MCASP8_CFG target port MCASP8_CFG_TARG MCASP8_CFG target port PWM1_TARG Pulse-Width Modulation 1 target port PWM2_TARG PWM2_TARG PWM3_TARG PWM3 target port VCP1_CFG_TARG Viterby Coder/Decoder 1 target port  NOTE: VCP1 is not supported in this family of devices.  VCP2_CFG_TARG NOTE: VCP2 is not supported in this family of devices.  MLB_TARG NOTE: MLB is not supported in this family of devices.  ATL_TARG NOTE: ATL is not supported in this family of devices.  DCAN2_TARG DCAN2_TARG  DCAN2_TARG  MCASP4_CFG target port  MCASP6_CFG target port  Viterby Coder/Decoder 1 target port  Viterby Coder/Decoder 2 target port  Audio Tracking Logic target port  DCAN2_target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MCASP2_CFG_TARG                         | MCASP2_CFG target port                            |
| MCASP5_CFG_TARG MCASP6_CFG_TARG MCASP6_CFG_TARG MCASP7_CFG_TARG MCASP7_CFG_TARG MCASP7_CFG_TARG MCASP8_CFG_TARG TARG PUlse-Width Modulation 1 target port PWM2_TARG PWM2 target port PWM3_TARG PWM3 target port VCP1_CFG_TARG Viterby Coder/Decoder 1 target port  VCP2_CFG_TARG Viterby Coder/Decoder 2 target port  NOTE: VCP2 is not supported in this family of devices.  MLB_TARG NOTE: MLB is not supported in this family of devices.  ATL_TARG Audio Tracking Logic target port  DCAN2_TARG DCAN2_TARG DCAN2_TARG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | MCASP3_CFG_TARG                         | MCASP3_CFG target port                            |
| MCASP6_CFG_TARG MCASP7_CFG_TARG MCASP8_CFG_TARG MCASP8_CFG_TARG MCASP8_CFG_TARG MCASP8_CFG_target port MCASP8_CFG_TARG MCASP8_CFG target port  PWM1_TARG Pulse-Width Modulation 1 target port  PWM2_TARG PWM3_TARG PWM3_TARG PWM3 target port  VCP1_CFG_TARG NOTE: VCP1 is not supported in this family of devices.  VCP2_CFG_TARG NOTE: VCP2 is not supported in this family of devices.  MLB_TARG NOTE: MLB is not supported in this family of devices.  ATL_TARG NOTE: ATL is not supported in this family of devices.  DCAN2_TARG  DCAN2_TARG  MCASP8_CFG target port  MCASP8_CFG target port  WCASP8_CFG target port  Viserby Coder/Decoder 1 target port  Viterby Coder/Decoder 2 target port  Media Local Bus target port  Audio Tracking Logic target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MCASP4_CFG_TARG                         | MCASP4_CFG target port                            |
| MCASP7_CFG_TARG MCASP8_CFG_TARG MCASP8_CFG target port  MCASP8_CFG target port  PWM1_TARG PUlse-Width Modulation 1 target port  PWM2_TARG PWM3_TARG PWM3 target port  VCP1_CFG_TARG Viterby Coder/Decoder 1 target port  NOTE: VCP1 is not supported in this family of devices.  VCP2_CFG_TARG NOTE: VCP2 is not supported in this family of devices.  MLB_TARG Media Local Bus target port  NOTE: MLB is not supported in this family of devices.  ATL_TARG Audio Tracking Logic target port  DCAN2_TARG DCAN2_TARG  DCAN2_TARG  MCASP7_CFG target port  MCASP8_CFG target port  PWM2 target port  Viterby Coder/Decoder 1 target port  Viterby Coder/Decoder 2 target port  Audio Tracking Logic target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MCASP5_CFG_TARG                         | MCASP5_CFG target port                            |
| MCASP8_CFG_TARG  PWM1_TARG  Pulse-Width Modulation 1 target port  PWM2_TARG  PWM2 target port  PWM3 target port  PWM3 target port  VCP1_CFG_TARG  Viterby Coder/Decoder 1 target port  NOTE: VCP1 is not supported in this family of devices.  VCP2_CFG_TARG  Viterby Coder/Decoder 2 target port  Viterby Coder/Decoder 2 target port  NOTE: VCP2 is not supported in this family of devices.  MLB_TARG  MCASP8_CFG target port  PWM2 target port  Viterby Coder/Decoder 1 target port  Viterby Coder/Decoder 2 target port  Media Local Bus target port  Media Local Bus target port  NOTE: MLB is not supported in this family of devices.  ATL_TARG  Audio Tracking Logic target port  DCAN2_TARG  DCAN2_TARG  DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MCASP6_CFG_TARG                         | MCASP6_CFG target port                            |
| PWM1_TARG Pulse-Width Modulation 1 target port  PWM2_TARG PWM2 target port  PWM3_TARG PWM3 target port  VCP1_CFG_TARG Viterby Coder/Decoder 1 target port  NOTE: VCP1 is not supported in this family of devices.  VCP2_CFG_TARG Viterby Coder/Decoder 2 target port  NOTE: VCP2 is not supported in this family of devices.  MLB_TARG Media Local Bus target port  NOTE: MLB is not supported in this family of devices.  ATL_TARG Audio Tracking Logic target port  NOTE: ATL is not supported in this family of devices.  DCAN2_TARG DCAN2_TARG DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MCASP7_CFG_TARG                         | MCASP7_CFG target port                            |
| PWM2_TARG PWM3 target port  PWM3_TARG PWM3 target port  VCP1_CFG_TARG Viterby Coder/Decoder 1 target port  NOTE: VCP1 is not supported in this family of devices.  VCP2_CFG_TARG Viterby Coder/Decoder 2 target port  NOTE: VCP2 is not supported in this family of devices.  MLB_TARG Media Local Bus target port  NOTE: MLB is not supported in this family of devices.  ATL_TARG Audio Tracking Logic target port  NOTE: ATL is not supported in this family of devices.  DCAN2_TARG DCAN2_TARG DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MCASP8_CFG_TARG                         | MCASP8_CFG target port                            |
| PWM3_TARG  VCP1_CFG_TARG  Viterby Coder/Decoder 1 target port  VCP2_CFG_TARG  Viterby Coder/Decoder 2 target port  VCP2_CFG_TARG  Viterby Coder/Decoder 2 target port  VCP2_CFG_TARG  NOTE: VCP2 is not supported in this family of devices.  MLB_TARG  Media Local Bus target port  NOTE: MLB is not supported in this family of devices.  ATL_TARG  AUdio Tracking Logic target port  NOTE: ATL is not supported in this family of devices.  DCAN2_TARG  DCAN2_TARG  DCAN2_TARG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PWM1_TARG                               | Pulse-Width Modulation 1 target port              |
| VCP1_CFG_TARG  NOTE: VCP1 is not supported in this family of devices.  VCP2_CFG_TARG  Viterby Coder/Decoder 1 target port  Viterby Coder/Decoder 2 target port  Viterby Coder/Decoder 2 target port  NOTE: VCP2 is not supported in this family of devices.  MLB_TARG  Media Local Bus target port  NOTE: MLB is not supported in this family of devices.  ATL_TARG  Audio Tracking Logic target port  NOTE: ATL is not supported in this family of devices.  DCAN2_TARG  DCAN2_TARG  DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | PWM2_TARG                               | PWM2 target port                                  |
| NOTE: VCP1 is not supported in this family of devices.  VCP2_CFG_TARG  Viterby Coder/Decoder 2 target port  NOTE: VCP2 is not supported in this family of devices.  MLB_TARG  NOTE: MLB is not supported in this family of devices.  ATL_TARG  AUdio Tracking Logic target port  NOTE: ATL is not supported in this family of devices.  DCAN2_TARG  DCAN2_TARG  DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PWM3_TARG                               | PWM3 target port                                  |
| devices.  VCP2_CFG_TARG  Viterby Coder/Decoder 2 target port  NOTE: VCP2 is not supported in this family of devices.  MLB_TARG  NOTE: MLB is not supported in this family of devices.  ATL_TARG  AUdio Tracking Logic target port  NOTE: ATL is not supported in this family of devices.  DCAN2_TARG  DCAN2_TARG  Viterby Coder/Decoder 2 target port  Media Local Bus target port  Audio Tracking Logic target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | VCP1_CFG_TARG                           | Viterby Coder/Decoder 1 target port               |
| NOTE: VCP2 is not supported in this family of devices.  MLB_TARG  Media Local Bus target port  NOTE: MLB is not supported in this family of devices.  ATL_TARG  Audio Tracking Logic target port  NOTE: ATL is not supported in this family of devices.  DCAN2_TARG  DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ***                                     |                                                   |
| devices.  MLB_TARG  Media Local Bus target port  NOTE: MLB is not supported in this family of devices.  ATL_TARG  Audio Tracking Logic target port  NOTE: ATL is not supported in this family of devices.  DCAN2_TARG  DCAN2_TARG  DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         | Viterby Coder/Decoder 2 target port               |
| NOTE: MLB is not supported in this family of devices.  ATL_TARG Audio Tracking Logic target port  NOTE: ATL is not supported in this family of devices.  DCAN2_TARG DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ***                                     |                                                   |
| devices.  ATL_TARG  NOTE: ATL is not supported in this family of devices.  DCAN2_TARG  Audio Tracking Logic target port  DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                       | Media Local Bus target port                       |
| NOTE: ATL is not supported in this family of devices.  DCAN2_TARG  DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |                                                   |
| devices.  DCAN2_TARG  DCAN2 target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                                       | Audio Tracking Logic target port                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | * * * * * * * * * * * * * * * * * * * * |                                                   |
| GMAC_SW_TARG Ethernet Controller target port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DCAN2_TARG                              | DCAN2 target port                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | GMAC_SW_TARG                            | Ethernet Controller target port                   |



Three ports communicate between the L3\_MAIN interconnect and the L4\_PER2 interconnect to allow the L3\_MAIN initiators to access the L4\_PER2 targets. Table 14-387 lists the L4\_PER2 initiator TAs.

For the list of initiators authorized to access the L4\_PER2 peripherals, see Section 14.2.3.2.2, Connectivity Matrix.

**Table 14-387. L4\_PER2 IAs** 

| Module Iniator Name | Description                        |
|---------------------|------------------------------------|
| L3_MAIN_IP0_INIT    | L3 sDMA RD interconnect port       |
| L3_MAIN_IP1_INIT    | L3 sDMA WR interconnect port       |
| L3_MAIN_IP2_INIT    | L3 MPU subsystem interconnect port |

### 14.3.3.1.3 L4\_PER3 Interconnect Agents

The L4\_PER3 interconnect handles transfers only to peripherals in the PER power domain. Table 14-388 lists the L4\_PER3 TAs.

**Table 14-388. L4\_PER3 TAs** 

| Module Target Name                                           | Description                                |
|--------------------------------------------------------------|--------------------------------------------|
| TIMER5_TARG                                                  | TIMER5 target port                         |
| TIMER6_TARG                                                  | TIMER6 target port                         |
| TIMER7_TARG                                                  | TIMER7 target port                         |
| TIMER8_TARG                                                  | TIMER8 target port                         |
| TIMER13_TARG                                                 | TIMER13 target port                        |
| TIMER14_TARG                                                 | TIMER14 target port                        |
| TIMER15_TARG                                                 | TIMER15 target port                        |
| TIMER16_TARG                                                 | TIMER16 target port                        |
| VIP1_TARG                                                    | Video Input Parser(VIP) 1 target port      |
| VIP2_TARG                                                    | VIP2 target port                           |
| VIP3_TARG                                                    | VIP3 target port                           |
| VPE_TARG                                                     | Video Processing Engine target port        |
| RTC_TARG                                                     | Real-Time Clock target port                |
| MBX2_TARG                                                    | Mailbox 2 target port                      |
| MBX3_TARG                                                    | Mailbox 3 target port                      |
| MBX4_TARG                                                    | Mailbox 4 target port                      |
| MBX5_TARG                                                    | Mailbox 5 target port                      |
| MBX6_TARG                                                    | Mailbox 6 target port                      |
| MBX7_TARG                                                    | Mailbox 7 target port                      |
| MBX8_TARG                                                    | Mailbox 8 target port                      |
| MBX12_TARG                                                   | Mailbox 12 target port                     |
| MBX9_TARG                                                    | Mailbox 9 target port                      |
| MBX10_TARG                                                   | Mailbox 10 target port                     |
| MBX11_TARG                                                   | Mailbox 11 target port                     |
| USB4_CFG_TARG                                                | USB4 configuration port                    |
| NOTE: USB4(ULPI) is not supported in this family of devices. |                                            |
| SATA_TARG                                                    | SATA target port                           |
| USB2_CFG_TARG                                                | USB2 configuration port                    |
| OCMC_RAM1_TARG                                               | On-Chip Memory Controller RAM1 target port |
| USB1_CFG_TARG                                                | USB1 configuration target port             |



## Table 14-388. L4\_PER3 TAs (continued)

| Module Target Name                                                         | Description                          |
|----------------------------------------------------------------------------|--------------------------------------|
| USB3_CFG_TARG NOTE: USB3(ULPI) is not supported in this family of devices. | USB3 configuration target port       |
| OCMC_RAM2_TARG                                                             | OCMC_RAM2 target port                |
| OCMC_RAM3_TARG                                                             | OCMC_RAM3 target port                |
| MMU1_TARG                                                                  | Memory Management Unit 1 target port |
| MMU2_TARG                                                                  | MMU2 target port                     |
| MBX13_TARG                                                                 | Mailbox 13 target port               |

Three ports communicate between the L3\_MAIN interconnect and the L4\_PER3 interconnect to allow the L3\_MAIN initiators to access the L4\_PER3 targets. Table 14-389 lists the L4\_PER3 initiator TAs.

For the list of initiators authorized to access the L4\_PER3 peripherals, see Section 14.2.3.2.2, Connectivity Matrix.

Table 14-389. L4\_PER3 IAs

| Module Iniator Name | Description                        |
|---------------------|------------------------------------|
| L3_MAIN_IP0_INIT    | L3 sDMA RD interconnect port       |
| L3_MAIN_IP1_INIT    | L3 sDMA WR interconnect port       |
| L3_MAIN_IP2_INIT    | L3 MPU subsystem interconnect port |

## 14.3.3.1.4 L4\_CFG Interconnect Agents

The L4\_CFG interconnect handles only transfers to peripherals in the CORE power domain. Table 14-390 lists the TAs.

**Table 14-390. L4\_CFG TAs** 

| Module Target Name                                     | Description                            |
|--------------------------------------------------------|----------------------------------------|
| CTRL_MODULE_CORE_TARG                                  | Control Module core target             |
| CM_CORE_AON_TARG                                       | CORE_AON module                        |
| CM_CORE_TARG                                           | CM_CORE module                         |
| DMA_SYSTEM_TARG                                        | System DMA                             |
| SCP1_TARG                                              | SCP1 module                            |
| SCP2_TARG                                              | SCP2 module                            |
| MAILBOX_TARG                                           | Mailbox module                         |
| SPINLOCK_TARG                                          | Spinlock module                        |
| OCP_WP_NOC_TARG                                        | OCP watchpoint module                  |
| SATA_TARG                                              | SATA controller module                 |
| EVE1_FW_CFG_TARG                                       | Embedded Vision Engine firewall        |
| NOTE: EVE1 is not supported in this family of devices. |                                        |
| EVE2_FW_CFG_TARG                                       | EVE2 firewall                          |
| NOTE: EVE2 is not supported in this family of devices. |                                        |
| EVE3_FW_CFG_TARG                                       | EVE3 firewall                          |
| NOTE: EVE3 is not supported in this family of devices. |                                        |
| EVE4_FW_CFG_TARG                                       | EVE4 firewall                          |
| NOTE: EVE4 is not supported in this family of devices. | D : 11 3 (IDIN 4.6 II                  |
| IPU1_FW_CFG_TARG                                       | Image Processing Unit (IPU) 1 firewall |
| IPU2_FW_CFG_TARG                                       | IPU 2 firewall                         |
| TPCC_FW_CFG_TARG                                       | EDMA Channel Controller firewall       |
| TPTC_FW_CFG_TARG                                       | EDMA Transfer Controller firewall      |



## Table 14-390. L4\_CFG TAs (continued)

| Madel Tarred News                                      | · ,                                |
|--------------------------------------------------------|------------------------------------|
|                                                        | ription                            |
|                                                        | 1 firewall                         |
|                                                        | SP1 firewall                       |
| _                                                      | 3 module                           |
| OCP2SCP1_USB2PHY1 OCP2                                 | 2SCP1_USB2PHY1 core target port    |
| OCP2SCP1_DPLLCTRL_USB_OTG_SS_TARG                      | OTG Subsystem DPLLCTRL target port |
| OCP2SCP3_USB2PHY2 USB2                                 | PHY2 target port                   |
| VCP1_FW_CFG_TARG Viterb                                | y Coder/Decoder 1 firewall         |
| NOTE: VCP1 is not supported in this family of devices. |                                    |
| VCP2_FW_CFG_TARG VCP2                                  | 2 module firewall                  |
| NOTE: VCP2 is not supported in this family of devices. |                                    |
| OCP2SCP3_DPLLCTRL_PCIE1_TARG PCIE                      | 1 DPLL CTRL target port            |
| OCP2SCP3_DPLLCTRL_PCIE2_TARG PCIE2                     | 2 DPLL CTRL target port            |
| OCP2SCP3_DPLLCTRL_SATA_TARG SATA                       | DPLL CTRL target port              |
| OCP2SCP2_DPLLCTRL_VIDEO1_TARG VIDEO                    | O1 DPLL CTRL target port           |
| OCP2SCP2_DPLLCTRL_VIDEO2_TARG VIDEO                    | O2 DPLL CTRL target port           |
| OCP2SCP2_DPLLCTRL_HDMI_TARG HDMI                       | DPLL CTRL target port              |
| DSP1_SDMA_FW_CFG_TARG DSP1                             | firewall                           |
| DSP2_SDMA_FW_CFG_TARG DSP2                             | ? firewall                         |
| PRUSS1_FW_CFG_TARG PRU-                                | ICSS1 firewall                     |
| PRUSS2_FW_CFG_TARG PRU-                                | ICSS2 firewall                     |
| MA_MPU_NTTP_FW_CFG_TARG MA_N                           | IPU firewall                       |
| EMIF_OCP_FW_CFG_TARG EMIF                              | firewall                           |
| OCMC_RAM2_FW_CFG_TARG OCM                              | C_RAM2 firewall                    |
| GPMC_FW_CFG_TARG GPMC                                  | C firewall                         |
| OCMC_RAM1_FW_CFG_TARG OCM                              | C_RAM1 firewall                    |
| GPU_FW_CFG_TARG GPU                                    | firewall                           |
| BB2D_FW_CFG_TARG 2D G                                  | raphics Accelerator firewall       |
| OCMC_RAM3_FW_CFG_TARG OCM                              | C_RAM3 firewall                    |
| DSS_FW_CFG_TARG DSS to                                 | firewall                           |
| IVA_SL2IF_FW_CFG_TARG IVA S                            | SL2IF firewall                     |
| IVA_CONFIG_FW_CFG_TARG IVA C                           | Config firewall                    |
| DEBUGSS_CT_TBR_FW_CFG_TARG Debug                       | g subsystem firewall               |
| L3_INSTR_FW_CFG_TARG L3 Ins                            | strumentation firewall             |
| MCASP2_FW_CFG_TARG McAS                                | SP2 firewall                       |
| QSPI_FW_CFG_TARG QSPI                                  | firewall                           |
| MCASP3_FW_CFG_TARG McAS                                | SP3 firewall                       |
| PCIESS2_FW_CFG_TARG PCIE                               | 2 firewall                         |

A unique port, L3\_MAIN\_INIT, communicates between the L3 interconnect and the L4\_CFG interconnect to allow the L3 initiators to access the L4\_CFG targets (see Table 14-391).

For the list of initiators authorized to access the L4\_CFG peripherals, see Section 14.2.3.2.2, *Connectivity Matrix*.

## **Table 14-391. L4\_CFG IAs**

| Module Iniator Name | Description          |
|---------------------|----------------------|
| L3_MAIN_IP0         | L3 interconnect port |



### 14.3.3.1.5 L4 WKUP Interconnect Agents

The L4-WKUP interconnect handles transfers only to peripherals in the WKUP power domain. Table 14-392 lists the TAs. Table 14-393 lists the L4 WKUP IAs.

### Table 14-392. L4\_WKUP TAs

| Module Target Name    | Description                  |
|-----------------------|------------------------------|
| PRM_TARG              | PRM module                   |
| GPIO1_TARG            | GPIO1 module                 |
| WD_TIMER2_TARG        | Watchdog Timer 2             |
| TIMER1_TARG           | Timer 1                      |
| TIMER12_TARG          | Timer 12                     |
| KBD_TARG              | Keyboard controller          |
| COUNTER_32K_TARG      | Counter 32k timer            |
| CTRL_MODULE_WKUP_TARG | Control Module Wakeup module |
| UART10_TARG           | UART10 module                |
| DCAN1_TARG            | CAN1 module                  |

### Table 14-393. L4\_WKUP IAs

| Module Iniator Name | Description          |
|---------------------|----------------------|
| L3_MAIN_IP0         | L3 interconnect port |

## 14.3.3.2 Power Management

As part of the system-wide power-management scheme, the L4 interconnects go into IDLE state after receiving a request from the PRCM module after all commands are serviced. This function is handled by hardware. For more information, see Chapter 3, Power, Reset, and Clock Management.

To reduce power consumption, each L4 interconnect automatically performs internal clock autogating. This is managed by hardware; no software configurations or settings are required.

L4\_CFG, L4\_PER1, L4\_PER2, L4\_PER3, and L4\_WKUP are located in the always-on power domain and no retention is needed for these L4 interconnects.

### 14.3.3.3 L4 Firewalls

Figure 14-10 is an internal view of the L4 interconnects in the overall interconnect. This architecture, with one initiator subsystem centralizing all initiator master requests and distributing them to all target modules (peripherals), enables the L4 interconnect firewall functions to be centralized at the L4 initiator subsystem level. The L4 firewall filters the accesses based on the configurable protection groups defined in the L4 address protection (AP) registers. Each module or TA is assigned to a protection group. The configuration is also defined in the L4 AP and is programmable on a module-per-module basis.





Figure 14-10. L4 Initiator-Target Connectivity

**NOTE:** As Figure 14-10 shows, targets are attached to branches. Branches do not impact the function of the L4 interconnect but are present to simplify timing closure and reduce active power consumption.

Because of the large address spaces and the number of peripherals connected to an L4 interconnect, two parameters are used to set up access permission:

- Programmable groups for initiators:
  - Eight protection groups for the L4 interconnect
- Segments divided into regions
  - 85 regions for the L4\_PER1 interconnect
  - 63 regions for the L4\_PER2 interconnect
  - 97 regions for the L4\_PER3 interconnect
  - 129 regions for the L4\_CFG interconnect
  - 44 regions for the L4\_WKUP interconnect

Protection group members are TAs with the same protection settings. A region is programmed to allow access to a unique selectable protection group. For better protection, different regions are grouped into protection group regions and associated with a protection group member.



### 14.3.3.3.1 Protection Group

A protection group is defined by its initiators (or members) and MReqInfo is allowed. Two registers define these two settings:

- The 64-bit CONNID\_BIT\_VECTOR field L4\_AP\_PROT\_GROUP\_MEMBERS\_k\_L and L4\_AP\_PROT\_GROUP\_MEMBERS\_k\_H registers define which initiator belongs to a group. A protection group is accessible by an initiator when the bit position corresponding to its ConnID is set to 1 in the CONNID\_BIT\_VECTOR field. Table 14-394 lists all the ConnIDs available at the L4 levels.
- The ENABLE field L4\_AP\_PROT\_GROUP\_ROLES\_k\_L register lists all possible MReqInfo combinations associated with the L4\_AP\_PROT\_GROUP\_MEMBERS register. Setting a Req bit in this register determines the initiators type of access. For more information, see Section 14.2.3.7, L3 Firewall Functionality. Two MReqInfos are used in L4 interconnects: MReqDebug and MReqSupervisor.

NOTE: Permissions are identical for read and write accesses in L4 interconnect.

k indicates the protection group number.

L indicates the region number.

Table 14-394. L4 ConnID Definition

| ConnID | Initiator                                     |
|--------|-----------------------------------------------|
| 0      | Cortex-A15 MPU subsystem                      |
| 1      | Debug subsystem                               |
| 2      | DSP1 subsystem (CFG, EDMA, MDMA), DSP2 (EDMA) |
| 3      | IVAHD, DSP2(CFG, MDMA)                        |
| 4      | EVE1, EVE2, EVE3, EVE4                        |
| 5      | PRU-ICSS1, PRU-ICSS2                          |
| 6      | IPU1/2; SYSTEM_DMA                            |
| 7      | EDMA                                          |
| 8      | DSS, MLB, MMU1, MMU2, PCIE1 and PCIE2         |
| 9      | VIP1, VIP2, VIP3, VPE                         |
| A      | MMC1, MMC2, GPU, BB2D, GMAC                   |
| В      | USB1, USB2, USB3, USB4                        |
| С      | SATA                                          |
| D      | Reserved                                      |
| E      | Reserved                                      |
| F      | Reserved                                      |

**NOTE:** ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.

Figure 14-11 is an example of CONNID\_BIT\_VECTOR.



allowed? Initiator Access Cortex-A15 MPU subsystem Υ Debug subsystem Ν Υ DSP1 subsystem Ν IVAHD, DSP2 EVE1, EVE2, EVE3, EVE4 Ν PRU-ICSS1, PRU-ICSS2 Ν Ν IPU1, IPU2 **EDMA** Ν DSS, MLB, MMU, PCIE1/2 Ν VIP1/2/3, VPE Ν GPU, MMC1/2, BB2D, GMAC Ν USB1/2/3/4 Ν SATA Ν Reserved Reserved Reserved CONNID\_BIT\_VECTOR 0000 0000 0000 0101 = 0x0005

Figure 14-11. Example of CONNID\_BIT\_VECTOR L4\_AP\_PROT\_GROUP\_MEMBERS\_k

Setting bits 0 and 2 in the PROT\_GROUP\_MEMBERS\_L register defines a group initiator that can access targets in protection group 1, and includes the following:

- Cortex-A15 MPU subsystem
- DSP subsystem

Protection group 1 can be applied to multiple protection regions with no limitation. Each protection region that is configured with protection group 1 enables permission access only to the two initiators.

The L4\_AP\_REGION\_i\_H PROT\_GROUP\_ID field determines the region to which the protection group member is attached.

The values of some CONNID\_BIT\_VECTOR and ENABLE fields are exported by the system control module (SCM) at reset or are user writable (see Figure 14-11 for more information).

Table 14-395 and Table 14-398 list the default configuration of the various groups for each L4 interconnect. For each group, some modules or regions are associated with it using default initiator members.

icnt-015



# Table 14-395. L4\_PER1 Firewall Default Configuration

| Group                   | Default Modules<br>Associated With Group | Register                                                                                 | Modifiability | Default Value          |
|-------------------------|------------------------------------------|------------------------------------------------------------------------------------------|---------------|------------------------|
| Group 0<br>AP registers | L4_PER1_AP registers                     | L4_AP_PROT_GROUP_ROL<br>ES_0_L                                                           | No            | EXPORTED               |
|                         |                                          | L4_AP_PROT_GROUP_ROL<br>ES_0_H                                                           | No            | EXPORTED               |
|                         |                                          | L4_AP_PROT_GROUP_MEM<br>BERS_0_L                                                         | No            | EXPORTED               |
|                         |                                          | L4_AP_PROT_GROUP_MEM<br>BERS_0_H                                                         | No            | EXPORTED               |
| Group 1                 | Reserved                                 | L4_AP_PROT_GROUP_ROL<br>ES_1_L                                                           | No            | EXPORTED               |
|                         |                                          | L4_AP_PROT_GROUP_ROL<br>ES_1_H                                                           | No            | EXPORTED               |
|                         |                                          | L4_AP_PROT_GROUP_MEM<br>BERS_1_L                                                         | No            | EXPORTED               |
|                         |                                          | L4_AP_PROT_GROUP_MEM<br>BERS_1_H                                                         | No            | EXPORTED               |
| Group 2–7               | PER1 peripherals                         | L4_AP_PROT_GROUP_ROL<br>ES_k_L<br>L4_AP_PROT_GROUP_ROL<br>ES_k_H<br>where k = 2 to 7     | Yes           | 0xFFFF FFFF FFFF (all) |
|                         |                                          | L4_AP_PROT_GROUP_MEM<br>BERS_k_L<br>L4_AP_PROT_GROUP_MEM<br>BERS_k_H<br>where k = 2 to 7 | Yes           | 0xFFFF (all)           |

# Table 14-396. L4\_PER2 Firewall Default Configuration

| Group                              | Default Modules<br>Associated With Group | Register                                                                                 | Modifiability | Default Value          |
|------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------|---------------|------------------------|
| Group 0<br>AP registers            | L4_PER2_AP registers                     | L4_AP_PROT_GROUP_ROL<br>ES_0_L                                                           | No            | EXPORTED               |
|                                    |                                          | L4_AP_PROT_GROUP_ROL<br>ES_0_H                                                           | No            | EXPORTED               |
|                                    |                                          | L4_AP_PROT_GROUP_MEM<br>BERS_0_L                                                         | No            | EXPORTED               |
|                                    |                                          | L4_AP_PROT_GROUP_MEM<br>BERS_0_H                                                         | No            | EXPORTED               |
| Group 1 - 7<br>L4_PER2 peripherals | PER2 peripherals                         | L4_AP_PROT_GROUP_ROL<br>ES_k_L<br>L4_AP_PROT_GROUP_ROL<br>ES_k_H<br>where k = 1 to 7     | Yes           | OXFFFF FFFF FFFF (all) |
|                                    |                                          | L4_AP_PROT_GROUP_MEM<br>BERS_k_L<br>L4_AP_PROT_GROUP_MEM<br>BERS_k_H<br>where k = 1 to 7 | Yes           | 0xFFFF (all)           |



# Table 14-397. L4\_PER3 Firewall Default Configuration

| Group                              | Default Modules<br>Associated With Group | Register                                                                                 | Modifiability | Default Value          |
|------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------|---------------|------------------------|
| Group 0<br>AP registers            | L4_PER_AP registers                      | L4_AP_PROT_GROUP_ROL<br>ES_0_L                                                           | No            | EXPORTED               |
|                                    |                                          | L4_AP_PROT_GROUP_ROL<br>ES_0_H                                                           | No            | EXPORTED               |
|                                    |                                          | L4_AP_PROT_GROUP_MEM<br>BERS_0_L                                                         | No            | EXPORTED               |
|                                    |                                          | L4_AP_PROT_GROUP_MEM<br>BERS_0_H                                                         | No            | EXPORTED               |
| Group 1 - 7<br>L4_PER3 peripherals | PER3 peripherals                         | L4_AP_PROT_GROUP_ROL<br>ES_k_L<br>L4_AP_PROT_GROUP_ROL<br>ES_k_H<br>where k = 1 to 7     | Yes           | 0xFFFF FFFF FFFF (all) |
|                                    |                                          | L4_AP_PROT_GROUP_MEM<br>BERS_k_L<br>L4_AP_PROT_GROUP_MEM<br>BERS_k_H<br>where k = 1 to 7 | Yes           | 0xFFFF (all)           |

# Table 14-398. L4\_CFG Firewall Default Configuration

| Group                   | Default Modules<br>Associated With Group | Register                                                                                     | Modifiability | Default Value                  |
|-------------------------|------------------------------------------|----------------------------------------------------------------------------------------------|---------------|--------------------------------|
| Group 0<br>AP registers | AP registers                             | L4_AP_PROT_GROUP_ROL<br>ES_0_L<br>L4_AP_PROT_GROUP_ROL<br>ES_0_H                             | No            | EXPORTED                       |
|                         |                                          | L4_AP_PROT_GROUP_ME<br>MBERS_0_L<br>L4_AP_PROT_GROUP_ME<br>MBERS_0_H                         | No            | EXPORTED                       |
| Group 1                 | L3 firewall registers                    | L4_AP_PROT_GROUP_ROL<br>ES_1_L<br>L4_AP_PROT_GROUP_ROL<br>ES_1_H                             | No            | EXPORTED                       |
|                         |                                          | L4_AP_PROT_GROUP_ME<br>MBERS_1_L<br>L4_AP_PROT_GROUP_ME<br>MBERS_1_H                         | No            | EXPORTED                       |
| Group 5<br>Free         | CPFROM                                   | L4_AP_PROT_GROUP_ROL<br>ES_5_L<br>L4_AP_PROT_GROUP_ROL<br>ES_5_H                             | Yes           | EXPORTED                       |
|                         |                                          | L4_AP_PROT_GROUP_ME<br>MBERS_5_L<br>L4_AP_PROT_GROUP_ME<br>MBERS_5_H                         | Yes           | EXPORTED                       |
| Group 2, 3, 4<br>Free   | No modules attached                      | L4_AP_PROT_GROUP_ROL<br>ES_k_L<br>L4_AP_PROT_GROUP_ROL<br>ES_k_L<br>where k = 2, 3, 4 and 6  | Yes           | 0xFFFF FFFF FFFF<br>FFFF (all) |
|                         |                                          | L4_AP_PROT_GROUP_ME<br>MBERS_k_L<br>L4_AP_PROT_GROUP_ME<br>MBERS_k_H<br>where k = 2, 3 and 4 | Yes           | 0xFFFF (all)                   |



# Table 14-398. L4\_CFG Firewall Default Configuration (continued)

| Group                       | Default Modules<br>Associated With Group | Register                                                                              | Modifiability | Default Value                  |
|-----------------------------|------------------------------------------|---------------------------------------------------------------------------------------|---------------|--------------------------------|
| Group 6, 7<br>Other modules | Other L4_CFG modules                     | L4_AP_PROT_GROUP_ROL<br>ES_k_L<br>L4_AP_PROT_GROUP_ROL<br>ES_k_H<br>where k = 6 and 7 | Yes           | 0xFFFF FFFF FFFF<br>FFFF (all) |
|                             |                                          | L4_AP_PROT_GROUP_ME MBERS_k_L L4_AP_PROT_GROUP_ME MBERS_k_H where k = 6 and 7         | Yes           | 0xFFFF (all)                   |

# Table 14-399. L4\_WKUP Firewall Default Configuration

| Group                   | Default Modules<br>Associated With Group | Register                                                             | Modifiability | Default Value                  |
|-------------------------|------------------------------------------|----------------------------------------------------------------------|---------------|--------------------------------|
| Group 0<br>AP registers | AP registers                             | L4_AP_PROT_GROUP_ROL<br>ES_0_L<br>L4_AP_PROT_GROUP_ROL<br>ES_0_H     | No            | EXPORTED                       |
|                         |                                          | L4_AP_PROT_GROUP_ME<br>MBERS_0_L<br>L4_AP_PROT_GROUP_ME<br>MBERS_0_H | No            | EXPORTED                       |
| Group 1                 | Reserved                                 | L4_AP_PROT_GROUP_ROL<br>ES_1_L<br>L4_AP_PROT_GROUP_ROL<br>ES_1_H     | No            | EXPORTED                       |
|                         |                                          | L4_AP_PROT_GROUP_ME<br>MBERS_1_L<br>L4_AP_PROT_GROUP_ME<br>MBERS_1_H | No            | EXPORTED                       |
| Group 2                 | No Modules Attached                      | L4_AP_PROT_GROUP_ROL<br>ES_2_L<br>L4_AP_PROT_GROUP_ROL<br>ES_2_H     | Yes           | OXFFFF FFFF FFFF<br>FFFF (all) |
|                         |                                          | L4_AP_PROT_GROUP_ME<br>MBERS_2_L<br>L4_AP_PROT_GROUP_ME<br>MBERS_2_H | Yes           | 0xFFFF (all)                   |
| Group 3<br>Free         | Reserved                                 | L4_AP_PROT_GROUP_ROL<br>ES_3_L<br>L4_AP_PROT_GROUP_ROL<br>ES_3_L     | No            | OXFFFF FFFF FFFF<br>FFFF (all) |
|                         |                                          | L4_AP_PROT_GROUP_ME<br>MBERS_3_L<br>L4_AP_PROT_GROUP_ME<br>MBERS_3_H | No            | 0xFFFF (all)                   |
| Group 4<br>Free         | Reserved                                 | L4_AP_PROT_GROUP_ROL<br>ES_4_L<br>L4_AP_PROT_GROUP_ROL<br>ES_4_L     | No            | EXPORTED                       |
|                         |                                          | L4_AP_PROT_GROUP_ME<br>MBERS_4_L<br>L4_AP_PROT_GROUP_ME<br>MBERS_4_H | No            | EXPORTED                       |



| Table 14-399. L4 WKUP Firewall Default Configuration ( | (continued) |
|--------------------------------------------------------|-------------|
|--------------------------------------------------------|-------------|

| Group                      | Default Modules<br>Associated With Group | Register                                                                              | Modifiability | Default Value                  |
|----------------------------|------------------------------------------|---------------------------------------------------------------------------------------|---------------|--------------------------------|
| Group 5-7<br>Other modules | Other L4_WKUP modules                    | L4_AP_PROT_GROUP_ROL<br>ES_k_L<br>L4_AP_PROT_GROUP_ROL<br>ES_k_H<br>where k = 5, 6, 7 | Yes           | 0xFFFF FFFF FFFF<br>FFFF (all) |
|                            |                                          | L4_AP_PROT_GROUP_ME MBERS_k_L L4_AP_PROT_GROUP_ME MBERS_k_H where k = 5, 6, 7         | Yes           | 0xFFFF (all)                   |

NOTE: For EXPORTED default values see CONTROL\_SEC\_ LOAD\_FW\_EXPORTED\_VALUE register in Chapter 18, Control Module

## 14.3.3.3.2 Segments and Regions

The protection mechanism for L4 interconnects is based on a hierarchical segmentation, as shown in Figure 14-12. By default, some regions are attached to specific protection group members. This specificity lets users set up the permission access to certain types of modules requiring the same access protection without managing region allocation.

REGION Memory space view L4-x SEGMENT 1 Address and Module memory protection region contain all REGION TA control segments, regions SEGMENT 0 REGION permission REGION settings. RESERVED L4-x interconnect SEGMENT 1 REGION SEGMENT 2 L4-y interconnect SEGMENT X L4-z interconnect SEGMENT 2 REGION L4-a REGION interconnect REGION TA control REGION REGION Regions can by REGION default be under the same protection REGION group. REGION

Figure 14-12. L4 Segmentation

All interconnect address spaces are covered by regions. Table 14-400 through Table 14-404 list the module mapping with their addresses, region numbers, and default protection group allocated to them.

icnt-016



**NOTE:** Module refers to the configuration registers of the module.

TA (Target Agent) refers to the interconnect configuration registers of the TA associated with the module.

Table 14-400. Region Allocations for L4\_PER1 Interconnect

| Module         | Region | Description                |
|----------------|--------|----------------------------|
| L4_PER1_CONFIG | 0      | Address Protection         |
|                | 1      | L3_MAIN_IP0 initiator port |
|                | 2      | Link Agent                 |
| UART3_TARG     | 3      | Module                     |
|                | 4      | TA                         |
| TIMER2_TARG    | 5      | Module                     |
|                | 6      | TA                         |
| TIMER3_TARG    | 7      | Module                     |
|                | 8      | TA                         |
| TIMER4_TARG    | 9      | Module                     |
|                | 10     | TA                         |
| TIMER9_TARG    | 11     | Module                     |
|                | 12     | TA                         |
| GPIO2_TARG     | 13     | Module                     |
|                | 14     | TA                         |
| GPIO3_TARG     | 15     | Module                     |
|                | 16     | TA                         |
| GPIO4_TARG     | 17     | Module                     |
|                | 18     | TA                         |
| GPIO5_TARG     | 19     | Module                     |
|                | 20     | TA                         |
| GPIO6_TARG     | 21     | Module                     |
|                | 22     | TA                         |
| I2C3           | 23     | Module                     |
| UART1_TARG     | 24     | Module                     |
|                | 25     | TA                         |
| UART2_TARG     | 26     | Module                     |
|                | 27     | TA                         |
| UART4_TARG     | 28     | Module                     |
|                | 29     | TA                         |
| I2C1_TARG      | 30     | Module                     |
|                | 31     | TA                         |
| I2C2_TARG      | 32     | Module                     |
|                | 33     | TA                         |
| I2C3_TARG      | 34     | TA                         |
| GPIO8_TARG     | 35     | Module                     |
|                | 36     | TA                         |
| HDQ1W_TARG     | 37     | Module                     |
|                | 38     | TA                         |
| TIMER10_TARG   | 41     | Module                     |
|                | 42     | TA                         |
|                |        | I                          |



Table 14-400. Region Allocations for L4\_PER1 Interconnect (continued)

| Module         | Region | Description |  |
|----------------|--------|-------------|--|
| TIMER11_TARG   | 43     | Module      |  |
|                | 44     | TA          |  |
| GPIO7_TARG     | 45     | Module      |  |
|                | 46     | TA          |  |
| MCSPI1_TARG    | 47     | Module      |  |
|                | 48     | TA          |  |
| MCSPI2_TARG    | 49     | Module      |  |
|                | 50     | TA          |  |
| MMC1_TARG      | 51     | Module      |  |
|                | 52     | TA          |  |
| UART6_TARG     | 53     | Module      |  |
|                | 54     | TA          |  |
| MMC3_TARG      | 61     | Module      |  |
|                | 62     | TA          |  |
| UART5_TARG     | 63     | Module      |  |
|                | 64     | TA          |  |
| MMC2_TARG      | 65     | Module      |  |
|                | 66     | TA          |  |
| MCSPI3_TARG    | 67     | Module      |  |
|                | 68     | TA          |  |
| MCSPI4_TARG    | 69     | Module      |  |
|                | 70     | TA          |  |
| MMC4_TARG      | 71     | Module      |  |
|                | 72     | TA          |  |
| L4_PER1 CONFIG | 77     | L3_MAIN_IP1 |  |
|                | 78     | L3_MAIN_IP2 |  |
| I2C4_TARG      | 81     | Module      |  |
|                | 82     | ТА          |  |
| I2C5_TARG      | 83     | Module      |  |
|                | 84     | ТА          |  |

Table 14-401. Region Allocations for L4\_PER2 Interconnect

| Module                                                | Region | Description                |
|-------------------------------------------------------|--------|----------------------------|
| L4_PER2_CONFIG                                        | 0      | Address Protection         |
|                                                       | 1      | L3_MAIN_IP0 initiator port |
|                                                       | 2      | Link Agent                 |
| GMAC_TARG                                             | 3      | Module                     |
| L4_PER2_CONFIG                                        | 4      | L3_MAIN_IP1 initiator port |
|                                                       | 5      | L3_MAIN_IP2 initiator port |
| GMAC_TARG                                             | 6      | TA                         |
| MLB_TARG                                              | 7      | Module                     |
| NOTE: MLB is not supported in this family of devices. | 8      | TA                         |
| MCASP1_CFG_TARG                                       | 9      | Module                     |
|                                                       | 10     | TA                         |
| MCASP2_CFG_TARG                                       | 11     | Module                     |
|                                                       | 12     | TA                         |



# Table 14-401. Region Allocations for L4\_PER2 Interconnect (continued)

| Module                                                 | Region | Description |  |
|--------------------------------------------------------|--------|-------------|--|
| MCASP3_CFG_TARG                                        | 13     | Module      |  |
|                                                        | 14     | TA          |  |
| MCASP4_CFG_TARG                                        | 15     | Module      |  |
|                                                        | 16     | TA          |  |
| MCASP4_DAT_TARG                                        | 17     | Module      |  |
|                                                        | 18     | TA          |  |
| MCASP5_CFG_TARG                                        | 19     | Module      |  |
|                                                        | 20     | TA          |  |
| MCASP5_DAT_TARG                                        | 21     | Module      |  |
|                                                        | 22     | TA          |  |
| PWM1_TARG                                              | 25     | Module      |  |
|                                                        | 26     | TA          |  |
| PWM2_TARG                                              | 27     | Module      |  |
|                                                        | 28     | TA          |  |
| PWM3_TARG                                              | 29     | Module      |  |
|                                                        | 30     | TA          |  |
| DCAN2_TARG                                             | 31     | Module      |  |
|                                                        | 32     | TA          |  |
| MCASP6_CFG_TARG                                        | 35     | Module      |  |
|                                                        | 36     | TA          |  |
| MCASP7_DAT_TARG                                        | 37     | Module      |  |
|                                                        | 38     | TA          |  |
| MCASP7_CFG_TARG                                        | 39     | Module      |  |
|                                                        | 40     | TA          |  |
| MCASP8_DAT_TARG                                        | 41     | Module      |  |
|                                                        | 42     | TA          |  |
| MCASP8_CFG_TARG                                        | 43     | Module      |  |
|                                                        | 44     | TA          |  |
| MCASP6_DAT_TARG                                        | 45     | Module      |  |
|                                                        | 46     | TA          |  |
| UART7_TARG                                             | 47     | Module      |  |
|                                                        | 48     | TA          |  |
| UART8_TARG                                             | 49     | Module      |  |
|                                                        | 50     | TA          |  |
| UART9_TARG                                             | 51     | Module      |  |
|                                                        | 52     | TA          |  |
| VCP1_CFG_TARG                                          | 53     | Module      |  |
| NOTE: VCP1 is not supported in this family of devices. | 54     | TA          |  |
| VCP2_CFG_TARG                                          | 55     | Module      |  |
| NOTE: VCP2 is not supported in this family of devices. | 56     | TA          |  |



# Table 14-402. Region Allocations for L4\_PER3 Interconnect

| Module         | Region | Description                |
|----------------|--------|----------------------------|
| L4_PER3_CONFIG | 0      | Address Protection         |
|                | 1      | Link Agent                 |
|                | 2      | L3_MAIN_IP0 initiator port |
|                | 3      | L3_MAIN_IP1 initiator port |
|                | 4      | L3_MAIN_IP2 initiator port |
| TIMER5_TARG    | 5      | Module                     |
|                | 6      | TA                         |
| TIMER6_TARG    | 7      | Module                     |
|                | 8      | TA                         |
| TIMER7_TARG    | 9      | Module                     |
|                | 10     | TA                         |
| TIMER8_TARG    | 11     | Module                     |
| _              | 12     | TA                         |
| TIMER13_TARG   | 13     | Module                     |
| _              | 14     | TA                         |
| TIMER14_TARG   | 15     | Module                     |
|                | 16     | TA                         |
| TIMER15_TARG   | 17     | Module                     |
|                | 18     | TA                         |
| TIMER16_TARG   | 19     | Module                     |
| ==             | 20     | TA                         |
| VIP1_TARG      | 21     | Module                     |
| VIII 1_1741.C  | 22     | TA                         |
| VIP2_TARG      | 23     | Module                     |
| VII Z_TARO     | 24     | TA                         |
| VIP3_TARG      | 25     | Module                     |
| vii 0_1/4tt0   | 26     | TA                         |
| VPE_TARG       | 27     | Module                     |
| VI L_IARO      | 28     | TA                         |
| RTC_TARG       | 29     | Module                     |
| KTO_TAKO       | 30     | TA                         |
| MBX2_TARG      | 33     | Module                     |
| IVIDAZ_TARG    | 34     | TA                         |
| MBX3_TARG      | 35     | Module                     |
| INIBA3_TARG    | 36     | TA                         |
| MBX4_TARG      | 37     | Module                     |
| WBX4_TARG      |        |                            |
| MADVE TADO     | 38     | TA Madula                  |
| MBX5_TARG      | 39     | Module                     |
| MADVE TARE     | 40     | TA Madula                  |
| MBX6_TARG      | 41     | Module                     |
| MDVZ TARO      | 42     | TA                         |
| MBX7_TARG      | 43     | Module                     |
| MDV6 T4D6      | 44     | TA                         |
| MBX8_TARG      | 45     | Module                     |
|                | 46     | TA                         |
| MBX12_TARG     | 67     | Module                     |
|                | 68     | TA                         |



# Table 14-402. Region Allocations for L4\_PER3 Interconnect (continued)

| Module                                                       | Region | Description |
|--------------------------------------------------------------|--------|-------------|
| MBX9_TARG                                                    | 69     | Module      |
|                                                              | 70     | TA          |
| MBX10_TARG                                                   | 71     | Module      |
|                                                              | 72     | TA          |
| MBX11_TARG                                                   | 73     | Module      |
|                                                              | 74     | TA          |
| USB4_CFG_TARG                                                | 75     | Module      |
| NOTE: USB4(ULPI) is not supported in this family of devices. | 76     | TA          |
| USB2_CFG_TARG                                                | 79     | Module      |
|                                                              | 80     | TA          |
| OCMC_RAM1_TARG                                               | 81     | Module      |
|                                                              | 82     | TA          |
| USB1_CFG_TARG                                                | 83     | Module      |
|                                                              | 84     | TA          |
| USB3_CFG_TARG                                                | 85     | Module      |
| NOTE: USB3(ULPI) is not supported in this family of devices. | 86     | TA          |
| OCMC_RAM3_TARG                                               | 87     | Module      |
|                                                              | 88     | TA          |
| MMU1_TARG                                                    | 91     | Module      |
|                                                              | 92     | TA          |
| MMU2_TARG                                                    | 93     | Module      |
|                                                              | 94     | TA          |
| MBX13_TARG                                                   | 95     | Module      |
|                                                              | 96     | TA          |

# Table 14-403. Region Allocations for L4\_CFG Interconnect

| Module                | Region | Description |
|-----------------------|--------|-------------|
| L4_CFG Configuration  | 0      | AP          |
|                       | 1      | LA          |
|                       | 2      | IP0         |
| CTRL_MODULE_CORE_TARG | 3      | Module      |
|                       | 4      | TA          |
| CM_CORE_AON_TARG      | 5      | Module      |
|                       | 6      | TA          |
| CM_CORE_TARG          | 7      | Module      |
|                       | 8      | TA          |
| DMA_SYSTEM_TARG       | 9      | Module      |
|                       | 10     | TA          |
| SCP1_TARG             | 13     | Module      |
|                       | 14     | TA          |
| SCP2_TARG             | 15     | Module      |
|                       | 16     | TA          |
| MAILBOX_TARG          | 23     | Module      |
|                       | 24     | ТА          |



Table 14-403. Region Allocations for L4\_CFG Interconnect (continued)

| Module                                                | Region | Description |
|-------------------------------------------------------|--------|-------------|
| SPINLOCK_TARG                                         | 25     | Module      |
|                                                       | 26     | TA          |
| OCP_WP_NOC_TARG                                       | 27     | Module      |
|                                                       | 28     | TA          |
| SATA_TARG                                             | 31     | Module      |
|                                                       | 32     | TA          |
| EVE1_FW_CFG_TARG                                      | 33     | Module      |
| NOTE: EVE1 is not supported in this amily of devices. | 34     | TA          |
| VE2_FW_CFG_TARG                                       | 35     | Module      |
| IOTE: EVE2 is not supported in this amily of devices. | 36     | TA          |
| VE3_FW_CFG_TARG                                       | 37     | Module      |
| IOTE: EVE3 is not supported in this amily of devices. | 38     | TA          |
| VE4_FW_CFG_TARG                                       | 39     | Module      |
| IOTE: EVE4 is not supported in this amily of devices. | 40     | TA          |
| PU1_FW_CFG_TARG                                       | 41     | Module      |
|                                                       | 42     | TA          |
| PU2_FW_CFG_TARG                                       | 43     | Module      |
|                                                       | 44     | TA          |
| CP1_FW_CFG_TARG                                       | 45     | Module      |
| NOTE: VCP1 is not supported in this amily of devices. | 46     | TA          |
| /CP2_FW_CFG_TARG                                      | 47     | Module      |
| NOTE: VCP2 is not supported in this amily of devices. | 48     | TA          |
| PCC_FW_CFG_TARG                                       | 49     | Module      |
|                                                       | 50     | TA          |
| PTC_FW_CFG_TARG                                       | 51     | Module      |
|                                                       | 52     | TA          |
| CIESS1_FW_CFG_TARG                                    | 53     | Module      |
|                                                       | 54     | TA          |
| MCASP1_FW_CFG_TARG                                    | 55     | Module      |
|                                                       | 56     | ТА          |
| CP3_TARG                                              | 59     | Module      |
|                                                       | 60     | ТА          |
| DSP1_SDMA_FW_CFG_TARG                                 | 61     | Module      |
|                                                       | 62     | TA          |
| DSP2_SDMA_FW_CFG_TARG                                 | 63     | Module      |
|                                                       | 64     | TA          |
| RUSS1_FW_CFG_TARG                                     | 65     | Module      |
|                                                       | 66     | TA          |
| RUSS2_FW_CFG_TARG                                     | 67     | Module      |
|                                                       | 68     | TA          |
| MA_MPU_NTTP_FW_CFG_TARG                               | 79     | Module      |
|                                                       | 80     | TA          |
| EMIF_OCP_FW_CFG_TARG                                  | 81     | Module      |
|                                                       | 82     | TA          |



Table 14-403. Region Allocations for L4\_CFG Interconnect (continued)

| Module                     | Region | Description |  |
|----------------------------|--------|-------------|--|
| OCMC_RAM2_FW_CFG_TARG      | 83     | Module      |  |
|                            | 84     | TA          |  |
| GPMC_FW_CFG_TARG           | 85     | Module      |  |
|                            | 86     | TA          |  |
| OCMC_RAM1_FW_CFG_TARG      | 87     | Module      |  |
|                            | 88     | TA          |  |
| GPU_FW_CFG_TARG            | 89     | Module      |  |
|                            | 90     | TA          |  |
| OCMC_RAM3_FW_CFG           | 91     | Module      |  |
|                            | 92     | TA          |  |
| DSS_FW_CFG_TARG            | 93     | Module      |  |
|                            | 94     | TA          |  |
| IVA_SL2IF_FW_CFG_TARG      | 95     | Module      |  |
|                            | 96     | TA          |  |
| IVA_CONFIG_FW_CFG_TARG     | 97     | Module      |  |
|                            | 98     | TA          |  |
| DEBUGSS_CT_TBR_FW_CFG_TARG | 99     | Module      |  |
|                            | 100    | TA          |  |
| L3_INSTR_FW_CFG_TARG       | 101    | Module      |  |
|                            | 102    | TA          |  |
| MCASP2_FW_CFG_TARG         | 103    | Module      |  |
|                            | 104    | TA          |  |
| QSPI_FW_CFG_TARG           | 105    | Module      |  |
|                            | 106    | TA          |  |
| MCASP3_FW_CFG_TARG         | 107    | Module      |  |
|                            | 108    | TA          |  |
| PCIESS2_FW_CFG_TARG        | 125    | Module      |  |
|                            | 126    | TA          |  |

Table 14-404. Region Allocations for L4\_WKUP Interconnect

| Module         | Region | Description |  |
|----------------|--------|-------------|--|
| L4 WKUP        | 0      | AP          |  |
|                | 1      | IP0         |  |
|                | 2      | LA          |  |
| PRM_TARG       | 3      | Module      |  |
|                | 4      | TA          |  |
| GPIO1_TARG     | 5      | Module      |  |
|                | 6      | TA          |  |
| WD_TIMER2_TARG | 7      | Module      |  |
|                | 8      | TA          |  |
| TIMER1_TARG    | 9      | Module      |  |
|                | 10     | TA          |  |
| KBD_TARG       | 11     | Module      |  |
|                | 12     | TA          |  |
| COUNTER_32K    | 15     | Module      |  |
|                | 16     | TA          |  |



Table 14-404. Region Allocations for L4\_WKUP Interconnect (continued)

| Module           | Region | Description |
|------------------|--------|-------------|
| CTRL_MODULE_WKUP | 17     | Module      |
|                  | 18     | TA          |
| TIMER12          | 19     | Module      |
|                  | 20     | TA          |
| UART10_TARG      | 28     | Module      |
|                  | 29     | TA          |
| DCAN1_TARG       | 30     | Module      |
|                  | 31     | ТА          |

### 14.3.3.3.3 L4 Firewall Address and Protection Register Settings

Table 14-405 lists the settings of the AP registers relative to an L4 interconnect firewall. These values are computed based on the physical implementation of each L4 interconnect.

Table 14-405. L4 Firewall Register Description Overview

| Register<br>Type  | Register Name                        | Bits  | Field               | Description                                                                 |
|-------------------|--------------------------------------|-------|---------------------|-----------------------------------------------------------------------------|
| Segment           | L4_AP_SEGMENT_i_L (1)                | 31:0  | BASE                | Segment base address                                                        |
|                   | L4_AP_SEGMENT_i_H (1)                | 5:0   | SIZE                | Segment size equals to 2 <sup>SIZE</sup>                                    |
| Protection groups | L4_AP_PROT_GROUP_MEMBERS_<br>k_L (2) | 15:0  | CONNID_BIT_VECTOR   | For L4ConnID, see Table 14-394.                                             |
|                   | L4_AP_PROT_GROUP_ROLES_k_L           | 31:0  | ENABLE              | See Section 14.2.3.7.3 for REQ_INFO description. (3)                        |
|                   | L4_AP_PROT_GROUP_ROLES_k_H           |       |                     |                                                                             |
| Region setting    | L4_AP_REGION_I_L (4)                 | 20:0  | BASE                | Defines the base address of region with respect to its segment base address |
|                   | L4_AP_REGION_I_H (4)                 | 31:28 | MADDRSPACE          | Target interconnect MAddrSpace                                              |
|                   |                                      | 26:24 | SEGMENT_ID          | Segment ID number of the region                                             |
|                   |                                      | 22:20 | PROT_GROUP_ID       | Protection group member attached to the region                              |
|                   |                                      | 18:17 | BYTE_DATA_WIDTH_EXP | Determines the number of bytes in an access                                 |
|                   |                                      | 14:8  | PHY_TARGET_ID       | Physical target ID                                                          |
|                   |                                      | 6:1   | SIZE                | Size of the region equals to 2 <sup>SIZE</sup>                              |
|                   |                                      | 0     | ENABLE              | Enables the region protection                                               |

i = 0 to 1 for PER1\_AP

i = 0 for PER2\_AP

i = 0 for PER3\_AP

i = 0 to 2 for CFG\_AP

i = 0 to 3 for WKUP\_AP

k = 0 to 7 for PER1\_AP

k = 0 to 7 for PER2\_AP k = 0 to 7 for PER3 AP

k = 0 to 7 for CFG\_AP k = 0 to 7 for WKUP\_AP

For L4 interconnects, only MReqDebug and MReqSupervisor are available.

I = 0 to 84 for PER1\_AP

I = 0 to 62 for PER2\_AP

I = 0 to 96 for PER3\_AP

I = 0 to 128 for CFG\_AP

I = 0 to 43 for WKUP\_AP



## 14.3.3.4 L4 Error Detection and Reporting

### 14.3.3.4.1 IA and TA Error Detection and Logging

The L4 interconnect provides mechanisms for handling internally detected errors or errors reported by modules attached to the L4 target ports.

**NOTE:** L4\_IA denotes the IA for all L4 interconnects: L4\_PER1, L4\_PER2, L4\_PER3, L4\_CFG, and L4\_WKUP.

L4\_TA denotes the TA for all L4 interconnects: L4\_PER1, L4\_PER2, L4\_PER3, L4\_CFG, and L4\_WKUP.

The L4 interconnects handle four types of errors:

- No target core found or address hole, detected and logged at IA
- Unsupported command, detected and logged at IA
- Protection violation, detected and logged at IA (see Section 14.3.3.3, L4 Firewalls)
- Target does not service a request before a time-out expires. The error is detected and logged at TA (see Section 14.3.3.4.2, Time-Out).

Table 14-406 lists the value of the L4\_IA\_ERROR\_LOG\_L[25:24] CODE bit field stored when an error occurs.

| CODE (bits 1:0) | Error Type           | REQ_INFO | Secondary | ConnID | СМД |
|-----------------|----------------------|----------|-----------|--------|-----|
| 0               | No error             |          |           |        |     |
| 1               | Unsupported command  | Х        | x         | X      | Х   |
| 2               | Address hole         | Х        | х         | Х      | Х   |
| 3               | Protection violation | Х        |           | х      | Х   |

Table 14-406. L4 CODE Bit Field Definition

- No target core found/address hole: This error indicates that a request was addressed to a hole in the L4 address map. When this error occurs, an in-band error response is returned to the L3 level. The error is also logged into the L4\_IA\_AGENT\_STATUS\_L[27] INBAND\_ERROR bit. Additionally, an address hole error code is logged to the L4\_IA\_ERROR\_LOG\_L[25:24] CODE bit field.
- Unsupported command: This error indicates that the command type of the request is not supported by the accessed target register. The error is logged into the L4\_IA\_AGENT\_STATUS\_L[27] INBAND\_ERROR bit. An unsupported command error code is written to the L4\_IA\_ERROR\_LOG\_L[25:24] CODE bit field for the initiator interface.
- Protection violation: This error indicates that a request is not issued from an allowed initiator member or is issued with the inappropriate ReqInfo qualifiers associated with the target region. This error is reported using an in-band error and is written to the L4\_IA\_AGENT\_STATUS\_L[27] INBAND\_ERROR bit. A protection violation error code is saved into the L4\_IA\_ERROR\_LOG\_L[25:24] CODE bit field for the same initiator interface. A protection violation is also logged in the L4\_IA\_AGENT\_STATUS\_L[31] PROT\_ERROR\_SECONDARY or [30] PROT\_ERROR\_PRIMARY bit when in debug or applicative mode, respectively.

The L4\_IA\_ERROR\_LOG\_L[30] SECONDARY bit indicates whether the error occurred in application or debug.

The L4\_IA\_ERROR\_LOG\_H[15:0] REQ\_INFO bit field returns the type of access (REQ\_INFO qualifier) that caused the error.

The L4\_IA\_ERROR\_LOG\_L[13:8] CONNID bit field returns the ID of the initiator that caused the error. The L4\_IA\_ERROR\_LOG\_ADDR\_L[31:0] ADDR register logs the address for error conditions.



#### 14.3.3.4.2 Time-Out

A time-out mechanism can be enabled at the interconnect level and on a per-target basis. If the mechanism is enabled for a TA and interconnect and commands are not accepted or responses are not returned within the expected delay, the L4 interconnect generates an error event.

**NOTE:** The time-out mechanism is not available on the L4\_WKUP interconnect, but L4\_WKUP time-outs are detected in CFG\_TA\_L4WKUP of the L4\_CFG interconnect.

The error is logged in the L4\_TA\_AGENT\_STATUS\_L[8] REQ\_TIMEOUT bit. The affected TA enters an error state that causes it to send an error response to any new request targeted at it. To recover from this state, system software must reset the TA. The time-out is counted starting from the moment a command is presented to the target, regardless of the target response to this command.

The L4 interconnect implements a centralized time-base circuit that broadcasts a set of four periodic pulse signals to all connected TAs. The time-base circuit offers four possible sets of four time-base signals. The time-base signals are selected by programming the L4\_LA\_NETWORK\_CONTROL\_L[10:8] TIMEOUT BASE bit field.

The selected time-base signals are available at any TA. Each TA can be programmed to refer to one of these four time-base signals, using the L4\_TA\_AGENT\_CONTROL\_L[10:8] REQ\_TIMEOUT bit field. These four signals are referred to as 1X time-base, 4X time-base, 16X time-base, and 64X time-base.

Table 14-407 lists all values in number of L4 clock cycles.

L4 TA AGENT CONTROL L [10:8] REQ\_TIMEOUT L4\_LA\_NETWORK\_CON n 1 2 3 4 TROL\_L[10:8] TIMEOUT\_BASE 0 All L4 time-out features are disabled. 1 64 256 1024 4096 2 256 1024 4096 16,384 Locally disabled 3 1024 4096 16,384 65,536 4 4096 16.384 65.536 262.144

Table 14-407, L4 Time-out Link and TA Programming

The default reset value is 0x2 for REQ\_TIMEOUT and 0x4 for TIMEOUT\_BASE, implying 16,384 clock cycles.

A time-out condition is detected when the command acceptance or the response is not received after a delay of from one to three time-base periods.

### **Example:**

- L4 frequency = 65-MHz, 15.3-µs period
- TIMEOUT\_BASE = 4 in the L4\_LA\_NETWORK\_CONTROL\_L register
- REQ\_TIMEOUT = 2 in the L4\_TA\_AGENT\_CONTROL\_L for TA A
- REQ\_TIMEOUT = 4 in the L4\_TA\_AGENT\_CONTROL\_L for TA B

At agent A, the time-base unit is 16,384 cycles. A time-out is issued when a request to the attached module is not accepted, or no response is sent after a delay of 252  $\mu$ s to 756  $\mu$ s.

At agent B, the time-base unit is 262,144 cycles. A time-out is issued when a request to the attached module is not accepted or no response is sent after a delay of 4 ms to 12 ms.

When a time-out condition is detected, the TA logs the error in the L4\_TA\_AGENT\_STATUS\_L[8] REQ\_TIMEOUT bit, and it also reports the error to the IA, which forwards it to the L3 interconnects.

After the time-out is detected and logged, the behavior of the attached module is ignored. A new request targeting the module arriving at the timed-out TA receives an error response. If the request is addressed to the agent internal registers, it is processed normally.



To recover from a time-out error, software is assumed to first reset the faulty module and then the TA using the L4 TA AGENT CONTROL L[0] OCP RESET bit.

### 14.3.3.4.3 Error Reporting

Figure 14-13 shows the error-reporting scheme used in the L4 interconnects. All L4 in-band errors are reported to their respective L3 TA, where errors are converted in an out-of band error signal (the L3 applicative and debug composite flags) going to the L3 INTCs.

Two levels of mask are present to report the error at INTC level:

- At the applicative and debug composite flag, to enable interrupt reporting, the following bits must be set:
  - L4\_CFG in L3\_FLAGMUX\_MASK0 and L3\_FLAGMUX\_STATUS1
  - L4\_PER in L3\_FLAGMUX\_MASK0 and L3\_FLAGMUX\_STATUS1
- At the L3 TA level, see Section 14.2.1, L3 Interconnect.



Time-out Error log

Farget

Sresp=ERROR

Target

Figure 14-13. L4 Error Reporting

icnt-01

<u>60</u>

Error

Time-out-of-band errors are discarded - recreated from in-band error in L3.

Error log

**Farget agen** 

Target

Target agent

Sresp=ERROR

Target



### 14.3.3.4.4 Error Recovery

Setting the L4\_TA\_AGENT\_CONTROL\_L[0] OCP\_RESET bit to 1 initiates the software reset period. Software reset must be asserted for at least 16 cycles of the target module interface clock, which can be a divided clock with respect to the L4 clock.

During the software reset period:

- Requests sent to the target module receive error responses. Therefore, if the faulty request is part of a DMA transfer, it is necessary to stop the DMA to prevent unwanted errors.
- · Requests sent to the TA register block are processed as usual.
- The L4\_TA\_AGENT\_STATUS\_L[8] REQ\_TIMEOUT status bit is cleared.

Setting the L4\_TA\_AGENT\_CONTROL\_L[0] OCP\_RESET bit to 0 terminates the software reset period.

Reset the attached module to complete the recovery.

## 14.3.3.4.5 Firewall Error Logging in the Control Module

When a protection violation occurs, an interrupt is send to the INTCs (if enabled). An in-band error is sent back to L3 IA and an out-of-band error can also be logged in the CONTROL.CONTROL\_SEC\_ERR\_STATUS register in the SCM. These out-of-band errors are enabled and disabled at the L4 IA level by setting the L4\_IA\_AGENT\_CONTROL\_L[31][30] PROT\_ERROR\_SECONDARY\_REP or PROT\_ERROR\_PRIMARY\_REP bit to 1 for debug and application mode, respectively.

At the control module level, two logging registers are used, depending on the mode:

- In application mode or primary error reporting:
  - SEC ERR STATUS FUNC 1[16] = L4 PER1 protection violation
  - SEC\_ERR\_STATUS\_FUNC\_2[4] = L4\_PER2 protection violation
  - SEC\_ERR\_STATUS\_FUNC\_2[5] = L4\_PER3 protection violation
  - SEC\_ERR\_STATUS\_FUNC\_1[17] = L4\_CFG protection violation
  - SEC\_ERR\_STATUS\_FUNC\_1[22] = L4\_WKUP protection violation
- In debug mode or secondary error reporting:
  - SEC\_ERR\_STATUS\_DEBUG\_1[16] = L4\_PER1 protection violation
  - SEC\_ERR\_STATUS\_DEBUG\_2[4] = L4\_PER2 protection violation
  - SEC\_ERR\_STATUS\_DEBUG\_2[5] = L4\_PER3 protection violation
  - SEC\_ERR\_STATUS\_DEBUG\_1[17] = L4\_CFG protection violation
  - SEC\_ERR\_STATUS\_DEBUG\_1[22] = L4\_WKUP protection violation

Figure 14-14 shows the global protection error reporting to the control module.



Figure 14-14. Protection Violation Out-of-Band Error Reporting



icnt-018



# 14.3.4 L4 Interconnect Programming Guide

### 14.3.4.1 L4 Interconnect Low-level Programming Models

This section describes the low-level hardware programming sequences for configuring and using the L4 interconnect module.

### 14.3.4.1.1 Global Initialization

### 14.3.4.1.1.1 Surrounding Modules Global Initialization

This section identifies the requirements of initializing the surrounding modules when the L4 interconnect module is used for the first time after a device reset. This initialization of surrounding modules is based on the integration and environment of the L4 interconnect. For more information, see Section 14.3.2, L4 Interconnect Integration.

Table 14-408 lists the surrounding modules.

Table 14-408. Global Initialization of Surrounding Modules

| Surrounding Modules | Comments                                                                                                                                                                                                                     |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRCM                | For more information about the configuration of the module, see Chapter 3, Power, Reset, and Clock Management.                                                                                                               |
| Control module      | For more information about the configuration of the module, see Chapter 18, Control Module.                                                                                                                                  |
| Device INTCs        | Device INTCs must be configured to enable the interrupt request generation. For more information see Chapter 17, Interrupt Controllers.                                                                                      |
| IRQ_CROSSBAR        | IRQ_CROSSBAR configuration must be done to allow module IRQs to be mapped to certain device INTC line. For more information see Section 18.4.6.4, IRQ_CROSSBAR Module Functional Description, in Chapter 18, Control Module. |
| L3 interconnect     | For more information about the interconnect configuration, see Section 14.2, L3 Interconnect.                                                                                                                                |

### 14.3.4.1.2 Operational Modes Configuration

### 14.3.4.1.2.1 L4 Interconnect Error Analysis Mode

#### 14.3.4.1.2.1.1 Main Sequence: L4 Interconnect Error Analysis Mode

The information required to analyze an error source is logged in several registers. The number of registers to access depends on the error source.

Figure 14-15 shows the software sequence required in most cases.





Figure 14-15. Typical Error Analysis Sequence

NOTE: L4 interconnects don't log any address or other specific information for a custom error returned from any target IP. They rather pass an error response up to the master supposed to analyze it.

In case of posted writes, the master access completes before it actually completed at the end slave level, this way no error response is sent back to the master, making it impossible to have a direct way of uderstanding the origin of L4 error during posted writes. However, even though no address is logged, an error flag is generated and needs to be processed.

### 14.3.4.1.2.1.2 Subsequence: L4 Interconnect Protection Violation Error Identification

This procedure describes the protection violation error identification (see Table 14-409).

Table 14-409. Protection Violation Error Identification

| Step                                           | Register/Bit Field/Programming Model                                            | Value    |
|------------------------------------------------|---------------------------------------------------------------------------------|----------|
| Read multiple errors detection.                | L4_IA_ERROR_LOG_L[31] MULTI                                                     | х        |
| Read initiator ID.                             | L4_IA_ERROR_LOG_L[13:8] CONNID                                                  | xxxxx    |
| Read command that cause the error.             | L4_IA_ERROR_LOG_L[2:0] CMD                                                      | xxx      |
| Read address of request that caused the error. | L4_IA_ERROR_LOG_ADDR_L[31:0] ADDR                                               | xxxxxxxx |
| IF: Is it a primary error?                     | L4_IA_AGENT_STATUS_L[30]<br>PROT_ERROR_PRIMARY                                  | =0x1     |
| Read status bits.                              | CONTROL.CONTROL_SEC_ERR_STATUS_FUNC                                             | xx       |
| Write 1 to clear status bits.                  | CONTROL.SEC_ERR_STATUS_FUNC_1 [16][17][22] CONTROL.SEC_ERR_STATUS_FUNC_2 [4][5] | xxxx     |
| Write 1 to clear IA status bit.                | L4_IA_AGENT_STATUS_L[30]<br>PROT_ERROR_PRIMARY                                  | 0x1      |
| ELSE                                           |                                                                                 |          |
| Read status bits.                              | CONTROL.CONTROL_SEC_ERR_STATUS_DEB<br>UG                                        | xx       |



| Step                                        | Register/Bit Field/Programming Model                                              | Value |
|---------------------------------------------|-----------------------------------------------------------------------------------|-------|
| Write 1 to clear status bits.               | CONTROL.SEC_ERR_STATUS_DEBUG_1 [16][17][22] CONTROL.SEC_ERR_STATUS_DEBUG_2 [4][5] | XXX   |
| Write 1 to clear IA status bit              | L4_IA_AGENT_STATUS_L[31]<br>PROT_ERROR_SECONDARY                                  | 0x1   |
| ENDIF                                       |                                                                                   |       |
| Write 1 to clear multiple errors detection. | L4_IA_ERROR_LOG_L[31] MULTI                                                       | 0x1   |
| Write 1 to clear in-band error status.      | L4_IA_AGENT_STATUS_L[24] INBAND_ERROR                                             | 0x1   |

# 14.3.4.1.2.1.3 Subsequence: L4 Interconnect Unsupported Command/Address Hole Error Identification

This procedure describes the identification of unsupported command/address hole error (see Table 14-410).

Table 14-410. Unsupported Command/Address Hole Error Identification

| Step                                           | Register/Bit Field/Programming Model  | Value   |
|------------------------------------------------|---------------------------------------|---------|
| Read multiple errors detection.                | L4_IA_ERROR_LOG_L[31] MULTI           | х       |
| Read initiator ID.                             | L4_IA_ERROR_LOG_L[11:8] CONNID        | xxxx    |
| Read command that caused the error.            | L4_IA_ERROR_LOG_L[2:0] CMD            | xxx     |
| Read address of request that caused the error. | L4_IA_ERROR_LOG_ADDR_L[31:0] ADDR     | xxxxxxx |
| Read secondary status.                         | L4_IA_ERROR_LOG_L[30] SECONDARY       | х       |
| Write 1 to clear secondary status.             | L4_IA_ERROR_LOG_L[30] SECONDARY       | 0x1     |
| Write 1 to clear multiple errors detection.    | L4_IA_ERROR_LOG_L[31] MULTI           | 0x1     |
| Write 1 to clear inband error status.          | L4_IA_AGENT_STATUS_L[24] INBAND_ERROR | 0x1     |

## 14.3.4.1.2.1.4 Subsequence: L4 Interconnect Reset TA and Module

This procedure describes the reset TA and module (see Table 14-411).

Table 14-411. Reset TA and Module

| Step                                        | Register/Bit Field/Programming Model    | Value |
|---------------------------------------------|-----------------------------------------|-------|
| Reset TA.                                   | L4_TA_AGENT_CONTROL_L[0] OCP_RESET      | 0x1   |
| Wait until target module clock = 16 cycles. |                                         |       |
| Write 0 to clear TA time-out status.        | L4_TA_AGENT_CONTROL_L[10:8] REQ_TIMEOUT | 0x0   |
| Write 0 to clear TA reset.                  | L4_TA_AGENT_CONTROL_L[0] OCP_RESET      | 0x0   |
| Reset the attached module.(1)               |                                         |       |

For more information, see the respective module chapter.

### 14.3.4.1.2.2 L4 Interconnect Time-Out Configuration Mode

### 14.3.4.1.2.2.1 Main Sequence: L4 Interconnect Time-Out Configuration Mode

This procedure describes the time-out configuration sequence (see Table 14-412).

**Table 14-412. Time-Out Configuration** 

| Step              | Register/Bit Field/Programming Model       | Value |
|-------------------|--------------------------------------------|-------|
| Disable time-out. | L4_LA_NETWORK_CONTROL_L[10:8] TIMEOUT_BASE | 0x0   |



**Table 14-412. Time-Out Configuration (continued)** 

| Step                                | Register/Bit Field/Programming Model       | Value |
|-------------------------------------|--------------------------------------------|-------|
| Clear TA time-out error status. (1) | L4_TA_AGENT_STATUS_L[8] REQ_TIMEOUT        | 0x1   |
| Set time-out at TA level. (1)       | L4_TA_AGENT_CONTROL_L[10:8] REQ_TIMEOUT    | XXX   |
| Set time-out base.                  | L4_LA_NETWORK_CONTROL_L[10:8] TIMEOUT_BASE | XXX   |

<sup>(1)</sup> Required for each TA.

# 14.3.4.1.2.3 L4 Interconnect Firewall Configuration Mode

# 14.3.4.1.2.3.1 Main Sequence: L4 Interconnect Firewall Configuration Mode

This procedure describes the firewall configuration sequence (see Table 14-413).

**Table 14-413. Firewall Configuration** 

| Step                                                           | Register/Bit Field/Programming Model                    | Value |
|----------------------------------------------------------------|---------------------------------------------------------|-------|
| Define the members of protection group k. (1)                  | L4_AP_PROT_GROUP_MEMBERS_k_L[15:0]<br>CONNID_BIT_VECTOR | xxx   |
| Define the access type of a protection group k. <sup>(1)</sup> | L4_AP_PROT_GROUP_ROLES_k_L[15:0]<br>ENABLE              | xx    |
| Set region affiliation to protection group. (2)                | L4_AP_REGION_I_L[22:20] PROT_GROUP_ID                   | XXX   |

<sup>(1)</sup> Required for each protection group.

<sup>(2)</sup> Required for each region.



## 14.3.5 L4 Interconnects Register Manual

Table 14-414 through Table 14-418 list all L4 register blocks for IA, TA, AP, and LA. Each module instance is shown with the module register mapping and bit and bit field definitions.

### 14.3.5.1 L4 Interconnects Instance Summary

NOTE: ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.

Table 14-414. L4\_PER1 Instance Summary

| Module Name  | L3_MAIN Base Address | Size |
|--------------|----------------------|------|
| PER1_AP      | 0x4800 0000          | 2KB  |
| PER1_LA      | 0x4800 0800          | 512B |
| PER1_IA_IP0  | 0x4800 1000          | 128B |
| PER1_IA_IP1  | 0x4800 1400          | 128B |
| PER1_IA_IP2  | 0x4800 1800          | 128B |
| UART3_TARG   | 0x4802 1000          | 64B  |
| TIMER2_TARG  | 0x4803 3000          | 64B  |
| TIMER3_TARG  | 0x4803 5000          | 64B  |
| TIMER4_TARG  | 0x4803 7000          | 64B  |
| TIMER9_TARG  | 0x4803 F000          | 64B  |
| GPIO7_TARG   | 0x4805 2000          | 64B  |
| GPIO8_TARG   | 0x4805 4000          | 64B  |
| GPIO2_TARG   | 0x4805 6000          | 64B  |
| GPIO3_TARG   | 0x4805 8000          | 64B  |
| GPIO4_TARG   | 0x4805 A000          | 64B  |
| GPIO5_TARG   | 0x4805 C000          | 64B  |
| GPIO6_TARG   | 0x4805 E000          | 64B  |
| I2C3_TARG    | 0x4806 1000          | 64B  |
| UART5_TARG   | 0x4806 7000          | 64B  |
| UART6_TARG   | 0x4806 9000          | 64B  |
| UART1_TARG   | 0x4806 B000          | 64B  |
| UART2_TARG   | 0x4806 D000          | 64B  |
| UART4_TARG   | 0x4806 F000          | 64B  |
| I2C1_TARG    | 0x4807 1000          | 64B  |
| I2C2_TARG    | 0x4807 3000          | 64B  |
| ELM_TARG     | 0x4807 9000          | 64B  |
| I2C4_TARG    | 0x4807 B000          | 64B  |
| I2C5_TARG    | 0x4807 D000          | 64B  |
| TIMER10_TARG | 0x4808 7000          | 64B  |
| TIMER11_TARG | 0x4808 9000          | 64B  |
| MCSPI1_TARG  | 0x4809 9000          | 64B  |
| MCSPI2_TARG  | 0x4809 B000          | 64B  |
| MCSPI3_TARG  | 0x480B 9000          | 64B  |
| MCSPI4_TARG  | 0x480B B000          | 64B  |
| HDQ1W_TARG   | 0x480B 3000          | 64B  |
| MMC1_TARG    | 0x4809 D000          | 64B  |
| MMC2_TARG    | 0x480B 5000          | 64B  |
| MMC3_TARG    | 0x480A E000          | 64B  |



#### Table 14-414. L4\_PER1 Instance Summary (continued)

| Module Name | L3_MAIN Base Address | Size |
|-------------|----------------------|------|
| MMC4_TARG   | 0x480D 2000          | 64B  |

NOTE:

ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.

### Table 14-415. L4\_PER2 Instance Summary

| Module Name     | L3_MAIN Base Address | Size     |
|-----------------|----------------------|----------|
| PER2_AP         | 0x4840 0000          | 2KBytes  |
| PER2_LA         | 0x4840 0800          | 512Bytes |
| PER2_IA_IP0     | 0x4840 1000          | 128Bytes |
| PER2_IA_IP1     | 0x4840 1400          | 128Bytes |
| PER2_IA_IP2     | 0x4840 1800          | 128Bytes |
| UART7_TARG      | 0x4842 1000          | 64Bytes  |
| UART8_TARG      | 0x4842 3000          | 64Bytes  |
| UART9_TARG      | 0x4842 5000          | 64Bytes  |
| MLB_TARG        | 0x4842 D000          | 64Bytes  |
| MCASP4_DAT_TARG | 0x4843 7000          | 64Bytes  |
| MCASP5_DAT_TARG | 0x4843 B000          | 64Bytes  |
| MCASP6_DAT_TARG | 0x4844 D000          | 64Bytes  |
| MCASP7_DAT_TARG | 0x4845 1000          | 64Bytes  |
| MCASP8_DAT_TARG | 0x4845 5000          | 64Bytes  |
| MCASP1_CFG_TARG | 0x4846 2000          | 64Bytes  |
| MCASP2_CFG_TARG | 0x4846 6000          | 64Bytes  |
| MCASP3_CFG_TARG | 0x4846 A000          | 64Bytes  |
| MCASP4_CFG_TARG | 0x4846 E000          | 64Bytes  |
| MCASP5_CFG_TARG | 0x4847 2000          | 64Bytes  |
| MCASP6_CFG_TARG | 0x4847 6000          | 64Bytes  |
| MCASP7_CFG_TARG | 0x4847 A000          | 64Bytes  |
| MCASP8_CFG_TARG | 0x4847 E000          | 64Bytes  |
| ATL_TARG        | 0x4843 D000          | 64Bytes  |
| PWM1_TARG       | 0x4843 F000          | 64Bytes  |
| PWM2_TARG       | 0x4844 1000          | 64Bytes  |
| PWM3_TARG       | 0x4844 3000          | 64Bytes  |
| VCP1_CFG_TARG   | 0x4844 7000          | 64Bytes  |
| VCP2_CFG_TARG   | 0x4844 9000          | 64Bytes  |
| DCAN2_TARG      | 0x4848 2000          | 64Bytes  |
| GMAC_TARG       | 0x4848 8000          | 64Bytes  |

NOTE: ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.

#### Table 14-416. L4\_PER3 Instance Summary

| Module Name | L3_MAIN Base Address | Size     |
|-------------|----------------------|----------|
| PER3_AP     | 0x4880 0000          | 2KBytes  |
| PER3_LA     | 0x4880 0800          | 512Bytes |



Table 14-416. L4\_PER3 Instance Summary (continued)

| Module Name    | L3_MAIN Base Address | Size     |
|----------------|----------------------|----------|
| PER3_IA_IP0    | 0x4880 1000          | 128Bytes |
| PER3_IA_IP1    | 0x4880 1400          | 128Bytes |
| PER3_IA_IP2    | 0x4880 1800          | 128Bytes |
| MBX13_TARG     | 0x4880 3000          | 64Bytes  |
| OCMC_RAM1_TARG | 0x4880 5000          | 64Bytes  |
| OCMC_RAM2_TARG | 0x4880 B000          | 64Bytes  |
| OCMC_RAM3_TARG | 0x4881 1000          | 64Bytes  |
| MMU1_TARG      | 0x4881 D000          | 64Bytes  |
| MMU2_TARG      | 0x4881 F000          | 64Bytes  |
| TIMER5_TARG    | 0x4882 1000          | 64Bytes  |
| TIMER6_TARG    | 0x4882 3000          | 64Bytes  |
| TIMER7_TARG    | 0x4882 5000          | 64Bytes  |
| TIMER8_TARG    | 0x4882 7000          | 64Bytes  |
| TIMER13_TARG   | 0x4882 9000          | 64Bytes  |
| TIMER14_TARG   | 0x4882 B000          | 64Bytes  |
| TIMER15_TARG   | 0x4882 D000          | 64Bytes  |
| TIMER16_TARG   | 0x4882 F000          | 64Bytes  |
| MBX2_TARG      | 0x4883 B000          | 64Bytes  |
| MBX3_TARG      | 0x4883 D000          | 64Bytes  |
| MBX4_TARG      | 0x4883 F000          | 64Bytes  |
| MBX5_TARG      | 0x4884 1000          | 64Bytes  |
| MBX6_TARG      | 0x4884 3000          | 64Bytes  |
| MBX7_TARG      | 0x4884 5000          | 64Bytes  |
| MBX8_TARG      | 0x4884 7000          | 64Bytes  |
| MBX9_TARG      | 0x4885 F000          | 64Bytes  |
| MBX10_TARG     | 0x4886 1000          | 64Bytes  |
| MBX11_TARG     | 0x4886 3000          | 64Bytes  |
| MBX12_TARG     | 0x4886 5000          | 64Bytes  |
| VIP1_TARG      | 0x4898 0000          | 64Bytes  |
| VIP2_TARG      | 0x489A 0000          | 64Bytes  |
| VIP3_TARG      | 0x489C 0000          | 64Bytes  |
| VPE_TARG       | 0x489E 0000          | 64Bytes  |
| RTC_TARG       | 0x4883 9000          | 64Bytes  |
| USB4_TARG      | 0x4896 0000          | 64Bytes  |
| USB2_TARG      | 0x488E 0000          | 64Bytes  |
| USB1_TARG      | 0x488A 0000          | 64Bytes  |
| USB3_TARG      | 0x4892 0000          | 64Bytes  |

NOTE: ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.

# Table 14-417. L4\_CFG Instance Summary

| Module Name | L3_MAIN Base Address | Size     |
|-------------|----------------------|----------|
| CFG_AP      | 0x4A00 0000          | 2KBytes  |
| CFG_LA      | 0x4A00 0800          | 64Bytes  |
| CFG_IA_IP0  | 0x4A00 1000          | 128Bytes |



Table 14-417. L4\_CFG Instance Summary (continued)

| Module Name                | L3_MAIN Base Address | Size    |
|----------------------------|----------------------|---------|
| CTRL_MODULE_CORE_TARG      | 0x4A00 4000          | 64Bytes |
| CM_CORE_AON_TARG           | 0x4A00 6000          | 64Bytes |
| CM_CORE_TARG               | 0x4A00 A000          | 64Bytes |
| SCP1_TARG                  | 0x4A08 8000          | 64Bytes |
| SCP3_TARG                  | 0x4A09 8000          | 64Bytes |
| SCP2_TARG                  | 0x4A0A 8000          | 64Bytes |
| MAILBOX_TARG               | 0x4A0F 5000          | 64Bytes |
| SPINLOCK_TARG              | 0x4A0F 7000          | 64Bytes |
| OCP_WP_NOC_TARG            | 0x4A10 3000          | 64Bytes |
| EVE1_FW_CFG_TARG           | 0x4A15 2000          | 64Bytes |
| EVE2_FW_CFG_TARG           | 0x4A15 4000          | 64Bytes |
| EVE3_FW_CFG_TARG           | 0x4A15 6000          | 64Bytes |
| EVE4_FW_CFG_TARG           | 0x4A15 8000          | 64Bytes |
| IPU1_FW_CFG_TARG           | 0x4A15 C000          | 64Bytes |
| VCP1_FW_CFG_TARG           | 0x4A15 E000          | 64Bytes |
| VCP2_FW_CFG_TARG           | 0x4A16 0000          | 64Bytes |
| TPCC_FW_CFG_TARG           | 0x4A16 2000          | 64Bytes |
| TPTC_FW_CFG_TARG           | 0x4A16 4000          | 64Bytes |
| PCIESS1_FW_CFG_TARG        | 0x4A16 6000          | 64Bytes |
| DSP1_SDMA_FW_CFG_TARG      | 0x4A17 2000          | 64Bytes |
| DSP2_SDMA_FW_CFG_TARG      | 0x4A17 4000          | 64Bytes |
| PRUSS1_FW_CFG_TARG         | 0x4A17 6000          | 64Bytes |
| QSPI_FW_CFG_TARG           | 0x4A17 A000          | 64Bytes |
| MA_MPU_NTTP_FW_CFG_TARG    | 0x4A20 B000          | 64Bytes |
| EMIF_OCP_FW_CFG_TARG       | 0x4A20 D000          | 64Bytes |
| OCMC_RAM2_FW_CFG_TARG      | 0x4A20 F000          | 64Bytes |
| GPMC_FW_CFG_TARG           | 0x4A21 1000          | 64Bytes |
| OCMC_RAM1_FW_CFG_TARG      | 0x4A21 3000          | 64Bytes |
| GPU_FW_CFG_TARG            | 0x4A21 5000          | 64Bytes |
| DSS_FW_CFG_TARG            | 0x4A21 D000          | 64Bytes |
| IVA_SL2IF_FW_CFG_TARG      | 0x4A21 F000          | 64Bytes |
| IVA_CONFIG_FW_CFG_TARG     | 0x4A22 1000          | 64Bytes |
| DEBUGSS_CT_TBR_FW_CFG_TARG | 0x4A22 5000          | 64Bytes |
| L3_INSTR_FW_CFG_TARG       | 0x4A22 7000          | 64Bytes |
| OCMC_RAM3_FW_CFG_TARG      | 0x4A22 B000          | 64Bytes |
| DMA_SYSTEM_TARG            | 0x4A05 7000          | 64Bytes |
| PCIESS2_FW_CFG_TARG        | 0x4A15 A000          | 64Bytes |
| PRUSS2_FW_CFG_TARG         | 0x4A17 8000          | 64Bytes |
| MCASP1_FW_CFG_TARG         | 0x4A16 8000          | 64Bytes |
| MCASP2_FW_CFG_TARG         | 0x4A16 A000          | 64Bytes |
| MCASP3_FW_CFG_TARG         | 0x4A16 C000          | 64Bytes |
| IPU2_FW_CFG_TARG           | 0x4A21 9000          | 64Bytes |

NOTE: ATL, VCP, EVE, MLB, USB3 (ULPI) and USB4 (ULPI) are not supported in this family of devices.



# Table 14-418. L4\_WKUP Instance Summary

| Module Name           | L3_MAIN Base Address | Size     |
|-----------------------|----------------------|----------|
| WKUP_AP               | 0x4AE0 0000          | 2KBytes  |
| WKUP_LA               | 0x4AE0 0800          | 64Bytes  |
| WKUP_IA_IP0           | 0x4AE0 1000          | 128Bytes |
| COUNTER_32K_TARG      | 0x4AE0 5000          | 64Bytes  |
| PRM_TARG              | 0x4AE0 8000          | 64Bytes  |
| CTRL_MODULE_WKUP_TARG | 0x4AE0 D000          | 64Bytes  |
| GPIO1_TARG            | 0x4AE1 1000          | 64Bytes  |
| WD_TIMER2_TARG        | 0x4AE1 5000          | 64Bytes  |
| TIMER1_TARG           | 0x4AE1 9000          | 64Bytes  |
| KBD_TARG              | 0x4AE1 D000          | 64Bytes  |
| TIMER12_TARG          | 0x4AE2 1000          | 64Bytes  |
| UART10_TARG           | 0x4AE2 C000          | 64Bytes  |
| DCAN1_TARG            | 0x4AE3 E000          | 64Bytes  |

# 14.3.5.2 L4 Initiator Agent (L4 IA)

# 14.3.5.2.1 L4 Initiator Agent (L4 IA) Register Summary

Table 14-419 summarizes the L4 IA register mapping.

Table 14-419. IA Registers Mapping Summary

| Register Name          | Туре | Register<br>Width<br>(Bits) | Address Offset | PER1_IA_IP0<br>L3_MAIN<br>Physical<br>Address | PER1_IA_IP1<br>L3_MAIN<br>Physical<br>Address | PER1_IA_IP2<br>L3_MAIN<br>Physical<br>Address |
|------------------------|------|-----------------------------|----------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L4_IA_COMPONENT_L      | R    | 32                          | 0x0000 0000    | 0x4800 1000                                   | 0x4800 1400                                   | 0x4800 1800                                   |
| L4_IA_COMPONENT_H      | R    | 32                          | 0x0000 0004    | 0x4800 1004                                   | 0x4800 1404                                   | 0x4800 1804                                   |
| L4_IA_CORE_L           | R    | 32                          | 0x0000 0018    | 0x4800 1018                                   | 0x4800 1418                                   | 0x4800 1818                                   |
| L4_IA_CORE_H           | R    | 32                          | 0x0000 001C    | 0x4800 101C                                   | 0x4800 141C                                   | 0x4800 181C                                   |
| L4_IA_AGENT_CONTROL_L  | RW   | 32                          | 0x0000 0020    | 0x4800 1020                                   | 0x4800 1420                                   | 0x4800 1820                                   |
| L4_IA_AGENT_CONTROL_H  | R    | 32                          | 0x0000 0024    | 0x4800 1024                                   | 0x4800 1424                                   | 0x4800 1824                                   |
| L4_IA_AGENT_STATUS_L   | RW   | 32                          | 0x0000 0028    | 0x4800 1028                                   | 0x4800 1428                                   | 0x4800 1828                                   |
| L4_IA_AGENT_STATUS_H   | R    | 32                          | 0x0000 002C    | 0x4800 102C                                   | 0x4800 142C                                   | 0x4800 182C                                   |
| L4_IA_ERROR_LOG_L      | RW   | 32                          | 0x0000 0058    | 0x4800 1058                                   | 0x4800 1458                                   | 0x4800 1858                                   |
| L4_IA_ERROR_LOG_H      | R    | 32                          | 0x0000 005C    | 0x4800 105C                                   | 0x4800 145C                                   | 0x4800 185C                                   |
| L4_IA_ERROR_LOG_ADDR_L | R    | 32                          | 0x0000 0060    | 0x4800 1060                                   | 0x4800 1460                                   | 0x4800 1860                                   |
| L4_IA_ERROR_LOG_ADDR_H | R    | 32                          | 0x0000 0064    | 0x4800 1064                                   | 0x4800 1464                                   | 0x4800 1864                                   |

#### **Table 14-420. IA Registers Mapping Summary**

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | PER2_IA_IP0<br>L3_MAIN<br>Physical<br>Address | PER2_IA_IP1<br>L3_MAIN<br>Physical<br>Address | PER2_IA_IP2<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L4_IA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4840 1000                                   | 0x4840 1400                                   | 0x4840 1800                                   |
| L4_IA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4840 1004                                   | 0x4840 1404                                   | 0x4840 1804                                   |
| L4_IA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4840 1018                                   | 0x4840 1418                                   | 0x4840 1818                                   |
| L4_IA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4840 101C                                   | 0x4840 141C                                   | 0x4840 181C                                   |
| L4_IA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4840 1020                                   | 0x4840 1420                                   | 0x4840 1820                                   |
| L4_IA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4840 1024                                   | 0x4840 1424                                   | 0x4840 1824                                   |
| L4_IA_AGENT_STATUS_L  | RW   | 32                          | 0x0000 0028    | 0x4840 1028                                   | 0x4840 1428                                   | 0x4840 1828                                   |
| L4_IA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4840 102C                                   | 0x4840 142C                                   | 0x4840 182C                                   |



# **Table 14-420. IA Registers Mapping Summary (continued)**

| Register Name          | Туре | Register<br>Width<br>(Bits) | Address Offset | PER2_IA_IP0<br>L3_MAIN<br>Physical<br>Address | PER2_IA_IP1<br>L3_MAIN<br>Physical<br>Address | PER2_IA_IP2<br>L3_MAIN<br>Physical<br>Address |
|------------------------|------|-----------------------------|----------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L4_IA_ERROR_LOG_L      | RW   | 32                          | 0x0000 0058    | 0x4840 1058                                   | 0x4840 1458                                   | 0x4840 1858                                   |
| L4_IA_ERROR_LOG_H      | R    | 32                          | 0x0000 005C    | 0x4840 105C                                   | 0x4840 145C                                   | 0x4840 185C                                   |
| L4_IA_ERROR_LOG_ADDR_L | R    | 32                          | 0x0000 0060    | 0x4840 1060                                   | 0x4840 1460                                   | 0x4840 1860                                   |
| L4_IA_ERROR_LOG_ADDR_H | R    | 32                          | 0x0000 0064    | 0x4840 1064                                   | 0x4840 1464                                   | 0x4840 1864                                   |

# Table 14-421. IA Registers Mapping Summary

| Register Name          | Туре | Register<br>Width<br>(Bits) | Address Offset | PER3_IA_IP0<br>L3_MAIN<br>Physical<br>Address | PER3_IA_IP1<br>L3_MAIN<br>Physical<br>Address | PER3_IA_IP2<br>L3_MAIN<br>Physical<br>Address |
|------------------------|------|-----------------------------|----------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L4_IA_COMPONENT_L      | R    | 32                          | 0x0000 0000    | 0x4880 1000                                   | 0x4880 1400                                   | 0x4880 1800                                   |
| L4_IA_COMPONENT_H      | R    | 32                          | 0x0000 0004    | 0x4880 1004                                   | 0x4880 1404                                   | 0x4880 1804                                   |
| L4_IA_CORE_L           | R    | 32                          | 0x0000 0018    | 0x4880 1018                                   | 0x4880 1418                                   | 0x4880 1818                                   |
| L4_IA_CORE_H           | R    | 32                          | 0x0000 001C    | 0x4880 101C                                   | 0x4880 141C                                   | 0x4880 181C                                   |
| L4_IA_AGENT_CONTROL_L  | RW   | 32                          | 0x0000 0020    | 0x4880 1020                                   | 0x4880 1420                                   | 0x4880 1820                                   |
| L4_IA_AGENT_CONTROL_H  | R    | 32                          | 0x0000 0024    | 0x4880 1024                                   | 0x4880 1424                                   | 0x4880 1824                                   |
| L4_IA_AGENT_STATUS_L   | RW   | 32                          | 0x0000 0028    | 0x4880 1028                                   | 0x4880 1428                                   | 0x4880 1828                                   |
| L4_IA_AGENT_STATUS_H   | R    | 32                          | 0x0000 002C    | 0x4880 102C                                   | 0x4880 142C                                   | 0x4880 182C                                   |
| L4_IA_ERROR_LOG_L      | RW   | 32                          | 0x0000 0058    | 0x4880 1058                                   | 0x4880 1458                                   | 0x4880 1858                                   |
| L4_IA_ERROR_LOG_H      | R    | 32                          | 0x0000 005C    | 0x4880 105C                                   | 0x4880 145C                                   | 0x4880 185C                                   |
| L4_IA_ERROR_LOG_ADDR_L | R    | 32                          | 0x0000 0060    | 0x4880 1060                                   | 0x4880 1460                                   | 0x4880 1860                                   |
| L4_IA_ERROR_LOG_ADDR_H | R    | 32                          | 0x0000 0064    | 0x4880 1064                                   | 0x4880 1464                                   | 0x4880 1864                                   |

# Table 14-422. IA Registers Mapping Summary

| Register Name          | Туре | Register<br>Width<br>(Bits) | Address Offset | CFG_IA_IP0<br>L3_MAIN Physical<br>Address | WKUP_IA_IP0<br>L3_MAIN Physical<br>Address |
|------------------------|------|-----------------------------|----------------|-------------------------------------------|--------------------------------------------|
| L4_IA_COMPONENT_L      | R    | 32                          | 0x0000 0000    | 0x4A00 1000                               | 0x4AE0 1000                                |
| L4_IA_COMPONENT_H      | R    | 32                          | 0x0000 0004    | 0x4A00 1004                               | 0x4AE0 1004                                |
| L4_IA_CORE_L           | R    | 32                          | 0x0000 0018    | 0x4A00 1018                               | 0x4AE0 1018                                |
| L4_IA_CORE_H           | R    | 32                          | 0x0000 001C    | 0x4A00 101C                               | 0x4AE0 101C                                |
| L4_IA_AGENT_CONTROL_L  | RW   | 32                          | 0x0000 0020    | 0x4A00 1020                               | 0x4AE0 1020                                |
| L4_IA_AGENT_CONTROL_H  | R    | 32                          | 0x0000 0024    | 0x4A00 1024                               | 0x4AE0 1024                                |
| L4_IA_AGENT_STATUS_L   | RW   | 32                          | 0x0000 0028    | 0x4A00 1028                               | 0x4AE0 1028                                |
| L4_IA_AGENT_STATUS_H   | R    | 32                          | 0x0000 002C    | 0x4A00 102C                               | 0x4AE0 102C                                |
| L4_IA_ERROR_LOG_L      | RW   | 32                          | 0x0000 0058    | 0x4A00 1058                               | 0x4AE0 1058                                |
| L4_IA_ERROR_LOG_H      | R    | 32                          | 0x0000 005C    | 0x4A00 105C                               | 0x4AE0 105C                                |
| L4_IA_ERROR_LOG_ADDR_L | R    | 32                          | 0x0000 0060    | 0x4A00 1060                               | 0x4AE0 1060                                |
| L4_IA_ERROR_LOG_ADDR_H | R    | 32                          | 0x0000 0064    | 0x4A00 1064                               | 0x4AE0 1064                                |

# 14.3.5.2.2 L4 Initiator Agent (L4 IA) Register Description

Table 14-423 through Table 14-445 describe the L4 IA registers.



| Table 14-423. L4 IA COMPONENT L | Table | 14-423. | L4 IA | COMPONENT | L |
|---------------------------------|-------|---------|-------|-----------|---|
|---------------------------------|-------|---------|-------|-----------|---|

| Address Offset   | 0x0000 0000 |                                   |                                                                                          |
|------------------|-------------|-----------------------------------|------------------------------------------------------------------------------------------|
| Physical Address | 0x4800 1000 | Instance                          | PER1_IA_IP0                                                                              |
| •                | 0x4800 1400 |                                   | PER1_IA_IP1                                                                              |
|                  | 0x4800 1800 |                                   | PER1_IA_IP2                                                                              |
|                  | 0x4840 1000 |                                   | PER2_IA_IP0                                                                              |
|                  | 0x4840 1400 |                                   | PER2_IA_IP1                                                                              |
|                  | 0x4840 1800 |                                   | PER2_IA_IP2                                                                              |
|                  | 0x4880 1000 |                                   | PER3_IA_IP0                                                                              |
|                  | 0x4880 1400 |                                   | PER3_IA_IP1                                                                              |
|                  | 0x4880 1800 |                                   | PER3_IA_IP2                                                                              |
|                  | 0x4A00 1000 |                                   | CFG_IA_IP0                                                                               |
|                  | 0x4AE0 1000 |                                   | WKUP_IA_IP0                                                                              |
| Description      |             | code and revision, which are used | this register block belongs. The register to identify the hardware of the component. The |
| Туре             | R           |                                   |                                                                                          |

| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 1 | 8 17 16 | 15 14 | 13 12 | 11 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------------------|------------------|---------|-------|-------|-------|---|----|---|---|---|---|---|---|---|---|
| СО                      | DE               |         |       |       |       |   | RE | V |   |   |   |   |   |   |   |

| Bits  | Field Name | Description             | Type | Reset                |
|-------|------------|-------------------------|------|----------------------|
| 31:16 | CODE       | Interconnect code       | R    | See (1).             |
| 15:0  | REV        | Component revision code | R    | See <sup>(1)</sup> . |

<sup>(1)</sup> TI Internal Data

# Table 14-424. Register Call Summary for Register L4\_IA\_COMPONENT\_L

#### L4 Interconnects

• L4 Initiator Agent (L4 IA) Register Summary: [0] [1] [2] [3]

# Table 14-425. L4\_IA\_COMPONENT\_H

| 0x0000 0004          |                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                   |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x4800 1004          | Instance                                                                                                                                                                                       | PER1_IA_IP0                                                                                                                                                                                                                                                                                                       |
| 0x4800 1404          |                                                                                                                                                                                                | PER1_IA_IP1                                                                                                                                                                                                                                                                                                       |
| 0x4800 1804          |                                                                                                                                                                                                | PER1_IA_IP2                                                                                                                                                                                                                                                                                                       |
| 0x4840 1004          |                                                                                                                                                                                                | PER2_IA_IP0                                                                                                                                                                                                                                                                                                       |
| 0x4840 1404          |                                                                                                                                                                                                | PER2_IA_IP1                                                                                                                                                                                                                                                                                                       |
| 0x4840 1804          |                                                                                                                                                                                                | PER2_IA_IP2                                                                                                                                                                                                                                                                                                       |
| 0x4880 1004          |                                                                                                                                                                                                | PER3_IA_IP0                                                                                                                                                                                                                                                                                                       |
| 0x4880 1404          |                                                                                                                                                                                                | PER3_IA_IP1                                                                                                                                                                                                                                                                                                       |
| 0x4880 1804          |                                                                                                                                                                                                | PER3_IA_IP2                                                                                                                                                                                                                                                                                                       |
| 0x4A00 1004          |                                                                                                                                                                                                | CFG_IA_IP0                                                                                                                                                                                                                                                                                                        |
| 0x4AE0 1004          |                                                                                                                                                                                                | WKUP_IA_IP0                                                                                                                                                                                                                                                                                                       |
| contains a component | code and revision, which are used                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                   |
| R                    |                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                   |
|                      | 0x4800 1004 0x4800 1404 0x4800 1804 0x4840 1004 0x4840 1004 0x4840 1804 0x4880 1004 0x4880 1404 0x4880 1804 0x4A00 1004 0x4AE0 1004 COMPONENT register contains a component COMPONENT register | 0x4800 1004 Instance 0x4800 1404 0x4800 1804 0x4840 1004 0x4840 1404 0x4840 1804 0x4880 1004 0x4880 1004 0x4880 1004 0x4880 1004 0x4A80 1004 0x4AE0 1004 0x4AE0 1004 COMPONENT register identifies the component to which contains a component code and revision, which are used COMPONENT register is read-only. |

| 31 | 30       | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | RESERVED |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|    |          |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description     | Type | Reset  |
|------|------------|-----------------|------|--------|
| 31:0 | RESERVED   | Read returns 0. | R    | 0x0000 |



# Table 14-426. Register Call Summary for Register L4\_IA\_COMPONENT\_H

#### L4 Interconnects

• L4 Initiator Agent (L4 IA) Register Summary: [0] [1] [2] [3]

#### Table 14-427. L4\_IA\_CORE\_L

| Address Offset   | 0x0000 0018             |                        |             |
|------------------|-------------------------|------------------------|-------------|
| Physical Address | 0x4800 1018             | Instance               | PER1_IA_IP0 |
| •                | 0x4800 1418             |                        | PER1_IA_IP1 |
|                  | 0x4800 1818             |                        | PER1_IA_IP2 |
|                  | 0x4840 1018             |                        | PER2_IA_IP0 |
|                  | 0x4840 1418             |                        | PER2_IA_IP1 |
|                  | 0x4840 1818             |                        | PER2_IA_IP2 |
|                  | 0x4880 1018             |                        | PER3_IA_IP0 |
|                  | 0x4880 1418             |                        | PER3_IA_IP1 |
|                  | 0x4880 1818             |                        | PER3_IA_IP2 |
|                  | 0x4A00 1018             |                        | CFG_IA_IP0  |
|                  | 0x4AE0 1018             |                        | WKUP_IA_IP0 |
| Description      | Provide information abo | out the core initiator |             |
| Туре             | R                       |                        |             |

| 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24   | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|-----|-----|---|---|---|---|---|---|---|
|   |    |    |    |    |    | CC | DRE_ | COI | DE |    |    |    |    |    |    |    |    |    |    |    |    | R | EV_ | COD | E |   |   |   |   |   |   |

| Bits  | Field Name | Description                  | Туре | Reset                |
|-------|------------|------------------------------|------|----------------------|
| 31:16 | CORE_CODE  | Interconnect core code       | R    | See (1).             |
| 15:0  | CORE_REV   | Component revision code code | R    | See <sup>(1)</sup> . |

<sup>(1)</sup> TI Internal Data

#### Table 14-428. Register Call Summary for Register L4\_IA\_CORE\_L

#### L4 Interconnects

• L4 Initiator Agent (L4 IA) Register Summary: [0] [1] [2] [3]

#### Table 14-429. L4\_IA\_CORE\_H

| Address Offset   | 0x0000 001C                                                                                                                                                                      |                        |                                                                                                                                    |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | 0x4800 101C<br>0x4800 141C<br>0x4800 181C<br>0x4840 101C<br>0x4840 141C<br>0x4840 181C<br>0x4880 101C<br>0x4880 141C<br>0x4880 181C<br>0x4880 181C<br>0x4A00 101C<br>0x4AE0 101C | Instance               | PER1_IA_IP0 PER1_IA_IP1 PER1_IA_IP2 PER2_IA_IP0 PER2_IA_IP1 PER2_IA_IP2 PER3_IA_IP0 PER3_IA_IP1 PER3_IA_IP2 CFG_IA_IP2 WKUP_IA_IP0 |
| Description      | Provide information abo                                                                                                                                                          | out the core initiator |                                                                                                                                    |
| Туре             | R                                                                                                                                                                                |                        |                                                                                                                                    |

| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 |
|-------------------------|-------------------------|-----------------------|-----------------|
| RESE                    | RVED                    | VENDO                 | R_CODE          |

| Bits  | Field Name  | Description               | Туре | Reset    |
|-------|-------------|---------------------------|------|----------|
| 31:16 | RESERVED    | Reserved                  | R    | 0x0000   |
| 15:0  | VENDOR_CODE | Vendor revision core code | R    | See (1). |

<sup>(1)</sup> TI Internal Data



# Table 14-430. Register Call Summary for Register L4\_IA\_CORE\_H

#### L4 Interconnects

• L4 Initiator Agent (L4 IA) Register Summary: [0] [1] [2] [3]

# Table 14-431. L4\_IA\_AGENT\_CONTROL\_L

| Address Offset   | 0x0000 0020              |                     |             |
|------------------|--------------------------|---------------------|-------------|
| Physical Address | 0x4800 1020              | Instance            | PER1_IA_IP0 |
| •                | 0x4800 1420              |                     | PER1_IA_IP1 |
|                  | 0x4800 1820              |                     | PER1_IA_IP2 |
|                  | 0x4840 1020              |                     | PER2_IA_IP0 |
|                  | 0x4840 1420              |                     | PER2_IA_IP1 |
|                  | 0x4840 1820              |                     | PER2_IA_IP2 |
|                  | 0x4880 1020              |                     | PER3_IA_IP0 |
|                  | 0x4880 1420              |                     | PER3_IA_IP1 |
|                  | 0x4880 1820              |                     | PER3_IA_IP2 |
|                  | 0x4A00 1020              |                     | CFG_IA_IP0  |
|                  | 0x4AE0 1020              |                     | WKUP_IA_IP0 |
| Description      | Core control for an init | iator OCP interface |             |
| Туре             | RW                       |                     |             |

| 31                       | 30                     | 29 | 28        | 27               | 26         | 25       | 24         | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11  | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------------|------------------------|----|-----------|------------------|------------|----------|------------|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|---|---|---|---|---|---|---|---|---|---|
| PROT_ERROR_SECONDARY_REP | PROT_ERROR_PRIMARY_REP |    | AESEKVED. | INBAND_ERROR_REP | UH/VAH SHA | אבסבוארב | MERROR_REP |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | :D |   |   |   |   |   |   |   |   |   |   |

| Bits  | Field Name                   | Description                                                                                                                                                                                             | Туре | Reset |
|-------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 31    | PROT_ERROR_SECONDARY_<br>REP | Out-of-band reporting of protection mechanism secondary errors                                                                                                                                          | RW   | 1     |
| 30    | PROT_ERROR_PRIMARY_REP       | Out-of-band reporting of protection mechanism primary errors                                                                                                                                            | RW   | 1     |
| 29:28 | RESERVED                     | Read returns 0.                                                                                                                                                                                         | R    | 0x0   |
| 27    | INBAND_ERROR_REP             | Setting this field to 1 reports on in-band errors using the INBAND_ERROR log bit of IA.AGENT_STATUS register. The error reporting mechanism is enabled when the INBAND_ERROR_REP bit field is set to 1. | RW   | 1     |
| 26:25 | RESERVED                     | Read returns 0.                                                                                                                                                                                         | R    | 0x0   |
| 24    | MERROR_REP                   | OCP MError reporting control. The out-of-band OCP MError reporting mechanism is enabled when the MERROR_REP bit field is set to 1.                                                                      | R    | 0     |
| 23:0  | RESERVED                     |                                                                                                                                                                                                         | R    | 0x0   |

# Table 14-432. Register Call Summary for Register L4\_IA\_AGENT\_CONTROL\_L

#### L4 Interconnects

- Firewall Error Logging in the Control Module: [0]
- L4 Initiator Agent (L4 IA) Register Summary: [1] [2] [3] [4]



| Table 14-433. L4_IA_A | GENT_CONTROL_H |
|-----------------------|----------------|
|-----------------------|----------------|

| Address Offset   | 0x0000 0024               |                            |             |
|------------------|---------------------------|----------------------------|-------------|
| Physical Address | 0x4800 1024               | Instance                   | PER1_IA_IP0 |
| -                | 0x4800 1424               |                            | PER1_IA_IP1 |
|                  | 0x4800 1824               |                            | PER1_IA_IP2 |
|                  | 0x4840 1024               |                            | PER2_IA_IP0 |
|                  | 0x4840 1424               |                            | PER2_IA_IP1 |
|                  | 0x4840 1824               |                            | PER2_IA_IP2 |
|                  | 0x4880 1024               |                            | PER3_IA_IP0 |
|                  | 0x4880 1424               |                            | PER3_IA_IP1 |
|                  | 0x4880 1824               |                            | PER3_IA_IP2 |
|                  | 0x4A00 1024               |                            | CFG_IA_IP0  |
|                  | 0x4AE0 1024               |                            | WKUP_IA_IP0 |
| Description      | Enable error reporting of | on an initiator interface. |             |
| Туре             | R                         |                            |             |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description     | Туре | Reset       |
|------|------------|-----------------|------|-------------|
| 31:0 | RESERVED   | Read returns 0. | R    | 0x0000 0000 |

# Table 14-434. Register Call Summary for Register L4\_IA\_AGENT\_CONTROL\_H

L4 Interconnects

• L4 Initiator Agent (L4 IA) Register Summary: [0] [1] [2] [3]

# Table 14-435. L4\_IA\_AGENT\_STATUS\_L

| Ad                   | dres               | s Offset  |              |          |        | 0x0000                                                                                           | 002                                                  | 8                               |       |    |          |        |       |    |       |     |      |      |                                              |                                                              |                                                    |                                                          |       |      |       |    |
|----------------------|--------------------|-----------|--------------|----------|--------|--------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------|-------|----|----------|--------|-------|----|-------|-----|------|------|----------------------------------------------|--------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------|-------|------|-------|----|
| Phy                  | ysica              | al Addres | SS           |          |        | 0x4800<br>0x4800<br>0x4840<br>0x4840<br>0x4840<br>0x4880<br>0x4880<br>0x4880<br>0x4A00<br>0x4AE0 | 142<br>182<br>102<br>142<br>182<br>102<br>142<br>182 | 8<br>8<br>8<br>8<br>8<br>8<br>8 |       |    | lı       | nstan  | ce    |    |       |     |      |      | PE<br>PE<br>PE<br>PE<br>PE<br>PE<br>PE<br>CF | R1_I<br>R1_I<br>R1_I<br>R2_I<br>R2_I<br>R3_I<br>R3_I<br>(UP_ | IA_IF<br>IA_IF<br>IA_IF<br>IA_IF<br>IA_IF<br>IA_IF | P1<br>P2<br>P0<br>P1<br>P2<br>P0<br>P1<br>P2<br>P1<br>P2 |       |      |       |    |
| Des                  | scrip              | tion      |              |          |        | Stores are imp                                                                                   |                                                      |                                 |       |    | n initia | tor. T | ne IN | lΒ | AND_E | RRC | )R a | nd M | 1ERF                                         | ROR                                                          | field                                              | ls ar                                                    | e rea | d/wr | ite a | nd |
| Тур                  | ре                 |           |              |          |        | RW                                                                                               |                                                      |                                 |       |    |          |        |       |    |       |     |      |      |                                              |                                                              |                                                    |                                                          |       |      |       |    |
| 31                   | 30                 | 29 28     | 27           | 26 25    | 24     | 23 22                                                                                            | 21                                                   | 20                              | 19 18 | 17 | 16 1     | 5 14   | 13    |    | 12 11 | 10  | 9    | 8    | 7                                            | 6                                                            | 5                                                  | 4                                                        | 3     | 2    | 1     | 0  |
| PROT_ERROR_SECONDARY | PROT_ERROR_PRIMARY | RESERVED  | INBAND_ERROR | RESERVED | MERROR |                                                                                                  |                                                      |                                 |       |    |          |        | F     | RE | SERVE | ĒD  |      |      |                                              |                                                              |                                                    |                                                          |       |      |       |    |



| Bits  | Field Name           | Description                                                                         | Туре          | Reset |
|-------|----------------------|-------------------------------------------------------------------------------------|---------------|-------|
| 31    | PROT_ERROR_SECONDARY | 0x0: Secondary Protection error not present.0x1: Secondary Protection error present | RW<br>W1toClr | 0     |
| 30    | PROT_ERROR_PRIMARY   | 0x0: Primary Protection error not present.0x1: Primary Protection error present     | RW<br>W1toClr | 0     |
| 29:28 | RESERVED             | Read returns 0.                                                                     | R             | 0x0   |
| 27    | INBAND_ERROR         | 0x0 No In-Band error present.0x1 In-Band error present.                             | RW<br>W1toClr | 0     |
| 26:25 | RESERVED             | Read returns 0.                                                                     | R             | 0x0   |
| 24    | MERROR               | Value of the OCP MError signal                                                      | R             | 0     |
| 23:0  | RESERVED             | Read returns 0                                                                      | R             | 0X0   |

#### Table 14-436. Register Call Summary for Register L4\_IA\_AGENT\_STATUS\_L

#### L4 Interconnects

- IA and TA Error Detection and Logging: [0] [1] [2] [3]
- Operational Modes Configuration: [4] [5] [6] [7] [8]
- L4 Initiator Agent (L4 IA) Register Summary: [9] [10] [11] [12]

# Table 14-437. L4\_IA\_AGENT\_STATUS\_H

| Address Offset   | 0x0000 002C              |                     |             |  |
|------------------|--------------------------|---------------------|-------------|--|
| Physical Address | 0x4800 102C              | Instance            | PER1_IA_IP0 |  |
| •                | 0x4800 142C              |                     | PER1_IA_IP1 |  |
|                  | 0x4800 182C              |                     | PER1_IA_IP2 |  |
|                  | 0x4840 102C              |                     | PER2_IA_IP0 |  |
|                  | 0x4840 142C              |                     | PER2_IA_IP1 |  |
|                  | 0x4840 182C              |                     | PER2_IA_IP2 |  |
|                  | 0x4880 102C              |                     | PER3_IA_IP0 |  |
|                  | 0x4880 142C              |                     | PER3_IA_IP1 |  |
|                  | 0x4880 182C              |                     | PER3_IA_IP2 |  |
|                  | 0x4A00 102C              |                     | CFG_IA_IP0  |  |
|                  | 0x4AE0 102C              |                     | WKUP_IA_IP0 |  |
| Description      | Stores status informatio | n for an initiator. |             |  |
| Туре             | R                        |                     |             |  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description     | Туре | Reset       |
|------|------------|-----------------|------|-------------|
| 31:0 | RESERVED   | Read returns 0. | R    | 0x0000 0000 |

### Table 14-438. Register Call Summary for Register L4\_IA\_AGENT\_STATUS\_H

#### L4 Interconnects

• L4 Initiator Agent (L4 IA) Register Summary: [0] [1] [2] [3]



| Table ' | 14-439. I | L4 IA | ERRO | R LO | 3 L |
|---------|-----------|-------|------|------|-----|
|         |           |       | _    | _    | _   |

| Address Offset   | 0x0000 0058 |                                                                     |                                                         |
|------------------|-------------|---------------------------------------------------------------------|---------------------------------------------------------|
| Physical Address | 0x4800 1058 | Instance                                                            | PER1_IA_IP0                                             |
| -                | 0x4800 1458 |                                                                     | PER1_IA_IP1                                             |
|                  | 0x4800 1858 |                                                                     | PER1_IA_IP2                                             |
|                  | 0x4840 1058 |                                                                     | PER2_IA_IP0                                             |
|                  | 0x4840 1458 |                                                                     | PER2_IA_IP1                                             |
|                  | 0x4840 1858 |                                                                     | PER2_IA_IP2                                             |
|                  | 0x4880 1058 |                                                                     | PER3_IA_IP0                                             |
|                  | 0x4880 1458 |                                                                     | PER3_IA_IP1                                             |
|                  | 0x4880 1858 |                                                                     | PER3_IA_IP2                                             |
|                  | 0x4A00 1058 |                                                                     | CFG_IA_IP0                                              |
|                  | 0x4AE0 1058 |                                                                     | WKUP_IA_IP0                                             |
| Description      |             | rror conditions. The CODE field lo itiator subsystem while decoding | ogs any protection violation or address hole a request. |
| Туре             | RW          |                                                                     |                                                         |

| 31    | 30        | 29 | 28  | 27  | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10   | 9 | 8 | 7 | 6   | 5    | 4   | 3 | 2 | 1   | 0 |
|-------|-----------|----|-----|-----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|-----|------|---|---|---|-----|------|-----|---|---|-----|---|
| MULTI | SECONDARY | R  | ESE | RVE | D  | СО | DE |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    | CON | NNID |   |   |   | RES | SER\ | /ED |   | , | CMD |   |

| Bits  | Field Name | Description                                                                                                          | Туре          | Reset |
|-------|------------|----------------------------------------------------------------------------------------------------------------------|---------------|-------|
| 31    | MULTI      | Multiple errors detected                                                                                             | RW<br>W1toClr | 0     |
| 30    | SECONDARY  | Indicates whether protection violation was a primary or secondary error                                              | RW<br>W1toClr | 0     |
| 29:26 | RESERVED   | Read returns 0.                                                                                                      | R             | 0x0   |
| 25:24 | CODE       | The error code of an initiator request. 0x00: No errors 0x01: Reserved 0x10: Address hole 0x11: Protection violation | RW<br>W1toClr | 0x0   |
| 23:14 | RESERVED   | Read returns 0.                                                                                                      | R             | 0x000 |
| 13:8  | CONNID     | ConnID of request causing the error, refer to Table 14-394                                                           | R             | 0x00  |
| 7:3   | RESERVED   | Read returns 0.                                                                                                      | R             | 0x00  |
| 2:0   | CMD        | Command that caused error                                                                                            | R             | 0x0   |

# Table 14-440. Register Call Summary for Register L4\_IA\_ERROR\_LOG\_L

#### L4 Interconnects

- IA and TA Error Detection and Logging: [0] [1] [2] [3] [4] [5]
- Operational Modes Configuration: [6] [7] [8] [9] [10] [11] [12] [13] [14] [15]
- L4 Initiator Agent (L4 IA) Register Summary: [16] [17] [18] [19]



| Table 14-441. L4_IA_ERROR_LOG_H | ı |
|---------------------------------|---|
|---------------------------------|---|

| Address Offset   | 0x0000 005C             |                  |             |
|------------------|-------------------------|------------------|-------------|
| Physical Address | 0x4800 105C             | Instance         | PER1_IA_IP0 |
|                  | 0x4800 145C             |                  | PER1_IA_IP1 |
|                  | 0x4800 185C             |                  | PER1_IA_IP2 |
|                  | 0x4840 105C             |                  | PER2_IA_IP0 |
|                  | 0x4840 145C             |                  | PER2_IA_IP1 |
|                  | 0x4840 185C             |                  | PER2_IA_IP2 |
|                  | 0x4880 105C             |                  | PER3_IA_IP0 |
|                  | 0x4880 145C             |                  | PER3_IA_IP1 |
|                  | 0x4880 185C             |                  | PER3_IA_IP2 |
|                  | 0x4A00 105C             |                  | CFG_IA_IP0  |
|                  | 0x4AE0 105C             |                  | WKUP_IA_IP0 |
| Description      | Log information about e | rror conditions. |             |
| Гуре             | R                       |                  |             |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|-----|-----|---|---|---|---|---|---|---|
|    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |    |    |    |    | R | EQ_ | INF | 0 |   |   |   |   |   |   |

| Bits  | Field Name | Description                                                                                  | Туре | Reset  |
|-------|------------|----------------------------------------------------------------------------------------------|------|--------|
| 31:16 | RESERVED   | Read returns 0.                                                                              | R    | 0x0000 |
| 15:0  | REQ_INFO   | MReqInfo bits of request that caused the error REQ_INFO[0] = supervisor, REQ_INFO[1] = Debug | R    | 0x0000 |

# Table 14-442. Register Call Summary for Register L4\_IA\_ERROR\_LOG\_H

#### L4 Interconnects

- IA and TA Error Detection and Logging: [0]
- L4 Initiator Agent (L4 IA) Register Summary: [1] [2] [3] [4]

# Table 14-443. L4\_IA\_ERROR\_LOG\_ADDR\_L

| Address Offset          | 0x0000 0060                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address        | 0x4800 1060       Instance       PER1_IA_IP0         0x4800 1460       PER1_IA_IP1         0x4800 1860       PER1_IA_IP2         0x4840 1060       PER2_IA_IP0         0x4840 1460       PER2_IA_IP1         0x4880 1060       PER3_IA_IP0         0x4880 1460       PER3_IA_IP1         0x4880 1860       PER3_IA_IP2         0x4A80 1060       CFG_IA_IP0         0x4A80 1060       WKUP_IA_IP0 |
| Description             | Extended error log (address information)                                                                                                                                                                                                                                                                                                                                                          |
| Туре                    | R                                                                                                                                                                                                                                                                                                                                                                                                 |
| 31 30 29 28 27 26 25 24 |                                                                                                                                                                                                                                                                                                                                                                                                   |
|                         | ADDR                                                                                                                                                                                                                                                                                                                                                                                              |

| Bits | Field Name | Description                                                           | Type | Reset       |
|------|------------|-----------------------------------------------------------------------|------|-------------|
| 31:0 | ADDR       | Address of request that caused the error. N is the number MAddr bits. | R    | 0x0000 0000 |



#### Table 14-444. Register Call Summary for Register L4\_IA\_ERROR\_LOG\_ADDR\_L

#### L4 Interconnects

- IA and TA Error Detection and Logging: [0]
- Operational Modes Configuration: [1] [2]
- L4 Initiator Agent (L4 IA) Register Summary: [3] [4] [5] [6]

#### Table 14-445. L4\_IA\_ERROR\_LOG\_ADDR\_H

| Address Offset   | 0x0000 0064            |                    |             |
|------------------|------------------------|--------------------|-------------|
| Physical Address | 0x4800 1064            | Instance           | PER1_IA_IP0 |
| •                | 0x4800 1464            |                    | PER1_IA_IP1 |
|                  | 0x4800 1864            |                    | PER1_IA_IP2 |
|                  | 0x4840 1064            |                    | PER2_IA_IP0 |
|                  | 0x4840 1464            |                    | PER2_IA_IP1 |
|                  | 0x4840 1864            |                    | PER2_IA_IP2 |
|                  | 0x4880 1064            |                    | PER3_IA_IP0 |
|                  | 0x4880 1464            |                    | PER3_IA_IP1 |
|                  | 0x4880 1864            |                    | PER3_IA_IP2 |
|                  | 0x4A00 1064            |                    | CFG_IA_IP0  |
|                  | 0x4AE0 1064            |                    | WKUP_IA_IP0 |
| Description      | Extended error log (ad | dress information) |             |
| Туре             | R                      |                    |             |

| 31 | 30       | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | RESERVED |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description     | Туре | Reset       |
|------|------------|-----------------|------|-------------|
| 31:0 | RESERVED   | Read returns 0. | R    | 0x0000 0000 |

#### Table 14-446. Register Call Summary for Register L4\_IA\_ERROR\_LOG\_ADDR\_H

#### L4 Interconnects

• L4 Initiator Agent (L4 IA) Register Summary: [0] [1] [2] [3]

#### 14.3.5.3 L4 Target Agent (L4 TA)

#### 14.3.5.3.1 L4 Target Agent (L4 TA) Register Summary

Table 14-447 through Table 14-491 summarizes the L4 TA mapping of the CFG\_TA, PER\_TA, and WKUP\_TA registers.

Table 14-447. CFG\_TA Register Mapping Summary 1

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | CTRL_MODULE<br>_CORE_TARG<br>L3_MAIN<br>Physical<br>Address | CM_CORE_AON<br>_TARG L3_MAIN<br>Physical<br>Address | CM_CORE_TAR<br>GL3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|-------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4A00 4000                                                 | 0x4A00 6000                                         | 0x4A00 A000                                    |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4A00 4004                                                 | 0x4A00 6004                                         | 0x4A00 A004                                    |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4A00 4018                                                 | 0x4A00 6018                                         | 0x4A00 A018                                    |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4A00 401C                                                 | 0x4A00 601C                                         | 0x4A00 A01C                                    |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4A00 4020                                                 | 0x4A00 6020                                         | 0x4A00 A020                                    |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4A00 4024                                                 | 0x4A00 6024                                         | 0x4A00 A024                                    |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4A00 4028                                                 | 0x4A00 6028                                         | 0x4A00 A028                                    |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4A00 402C                                                 | 0x4A00 602C                                         | 0x4A00 A02C                                    |



# Table 14-448. CFG\_TA Register Mapping Summary 2

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | SCP1_TARG<br>L3_MAIN Physical<br>Address | SCP3_TARG<br>L3_MAIN Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|------------------------------------------|------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4A08 8000                              | 0x4A09 8000                              |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4A08 8004                              | 0x4A09 8004                              |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4A08 8018                              | 0x4A09 8018                              |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4A08 801C                              | 0x4A09 801C                              |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4A08 8020                              | 0x4A09 8020                              |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4A08 8024                              | 0x4A09 8024                              |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4A08 8028                              | 0x4A09 8028                              |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4A08 802C                              | 0x4A09 802C                              |

# Table 14-449. CFG\_TA Register Mapping Summary 3

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | SCP2_TARG L3_MAIN<br>Physical Address |
|-----------------------|------|-----------------------------|----------------|---------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4A0A 8000                           |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4A0A 8004                           |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4A0A 8018                           |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4A0A 801C                           |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4A0A 8020                           |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4A0A 8024                           |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4A0A 8028                           |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4A0A 802C                           |

# Table 14-450. CFG\_TA Register Mapping Summary 4

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | MAILBOX_TAR<br>G L3_MAIN<br>Physical<br>Address | SPINLOCK_TAR<br>G L3_MAIN<br>Physical<br>Address | OCP_WP_NOC_<br>TARG L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|-------------------------------------------------|--------------------------------------------------|----------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4A0F 5000                                     | 0x4A0F 7000                                      | 0x4A10 3000                                        |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4A0F 5004                                     | 0x4A0F 7004                                      | 0x4A10 3004                                        |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4A0F 5018                                     | 0x4A0F 7018                                      | 0x4A10 3018                                        |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4A0F 501C                                     | 0x4A0F 701C                                      | 0x4A10 301C                                        |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4A0F 5020                                     | 0x4A0F 7020                                      | 0x4A10 3020                                        |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4A0F 5024                                     | 0x4A0F 7024                                      | 0x4A10 3024                                        |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 0028    | 0x4A0F 5028                                     | 0x4A0F 7028                                      | 0x4A10 3028                                        |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 002C    | 0x4A0F 502C                                     | 0x4A0F 702C                                      | 0x4A10 302C                                        |

# Table 14-451. CFG\_TA Register Mapping Summary 5

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | EVE1_FW_CFG_<br>TARG L3_MAIN<br>Physical<br>Address | EVE2_FW_CFG_<br>TARG L3_MAIN<br>Physical<br>Address | EVE3_FW_CFG_<br>TARG L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4A15 2000                                         | 0x4A15 4000                                         | 0x4A15 6000                                         |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4A15 2004                                         | 0x4A15 4004                                         | 0x4A15 6004                                         |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4A15 2018                                         | 0x4A15 4018                                         | 0x4A15 6018                                         |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4A15 201C                                         | 0x4A15 401C                                         | 0x4A15 601C                                         |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4A15 2020                                         | 0x4A15 4020                                         | 0x4A15 6020                                         |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4A15 2024                                         | 0x4A15 4024                                         | 0x4A15 6024                                         |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4A15 2028                                         | 0x4A15 4028                                         | 0x4A15 6028                                         |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4A15 202C                                         | 0x4A15 402C                                         | 0x4A15 602C                                         |



# Table 14-452. CFG\_TA Register Mapping Summary 6

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | IPU1_FW_CF<br>G_TARG<br>L3_MAIN<br>Physical<br>Address | EVE4_FW_C<br>FG_TARG<br>L3_MAIN<br>Physical<br>Address | PRUSS1_FW<br>_CFG_TARG<br>L3_MAIN<br>Physical<br>Address | VCP1_FW_C<br>FG_TARG<br>L3_MAIN<br>Physical<br>Address | VCP2_FW_C<br>FG_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|-------------------|--------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000       | 0x4A15 C000                                            | 0x4A15 8000                                            | 0x4A17 6000                                              | 0x4A15 E000                                            | 0x4A16 0000                                            |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004       | 0x4A15 C004                                            | 0x4A15 8004                                            | 0x4A17 6004                                              | 0x4A15 E004                                            | 0x4A16 0004                                            |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018       | 0x4A15 C018                                            | 0x4A15 8018                                            | 0x4A17 6018                                              | 0x4A15 E018                                            | 0x4A16 0018                                            |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C       | 0x4A15 C01C                                            | 0x4A15 801C                                            | 0x4A17 601C                                              | 0x4A15 E01C                                            | 0x4A16 001C                                            |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020       | 0x4A15 C020                                            | 0x4A15 8020                                            | 0x4A17 6020                                              | 0x4A15 E020                                            | 0x4A16 0020                                            |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024       | 0x4A15 C024                                            | 0x4A15 8024                                            | 0x4A17 6024                                              | 0x4A15 E024                                            | 0x4A16 0024                                            |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028       | 0x4A15 C028                                            | 0x4A15 8028                                            | 0x4A17 6028                                              | 0x4A15 E028                                            | 0x4A16 0028                                            |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C       | 0x4A15 C02C                                            | 0x4A15 802C                                            | 0x4A17 602C                                              | 0x4A15 E02C                                            | 0x4A16 002C                                            |

# Table 14-453. CFG\_TA Register Mapping Summary 7

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | TPCC_FW_CFG<br>_TARG<br>L3_MAIN<br>Physical<br>Address | TPTC_FW_CFG_<br>TARG L3_MAIN<br>Physical<br>Address | PCIESS1_FW_C<br>FG_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|--------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4A16 2000                                            | 0x4A16 4000                                         | 0x4A16 6000                                               |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4A16 2004                                            | 0x4A16 4004                                         | 0x4A16 6004                                               |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4A16 2018                                            | 0x4A16 4018                                         | 0x4A16 6018                                               |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4A16 201C                                            | 0x4A16 401C                                         | 0x4A16 601C                                               |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4A16 2020                                            | 0x4A16 4020                                         | 0x4A16 6020                                               |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4A16 2024                                            | 0x4A16 4024                                         | 0x4A16 6024                                               |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4A16 2028                                            | 0x4A16 4028                                         | 0x4A16 6028                                               |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4A16 202C                                            | 0x4A16 402C                                         | 0x4A16 602C                                               |

# Table 14-454. CFG\_TA Register Mapping Summary 8

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | DSP1_SDMA_F<br>W_CFG_TARG<br>L3_MAIN<br>Physical<br>Address | DSP2_SDMA_F<br>W_CFG_TARG<br>L3_MAIN<br>Physical<br>Address | QSPI_FW_CFG_<br>TARG L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|-------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4A17 2000                                                 | 0x4A17 4000                                                 | 0x4A17 A000                                         |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4A17 2004                                                 | 0x4A17 4004                                                 | 0x4A17 A004                                         |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4A17 2018                                                 | 0x4A17 4018                                                 | 0x4A17 A018                                         |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4A17 201C                                                 | 0x4A17 401C                                                 | 0x4A17 A01C                                         |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4A17 2020                                                 | 0x4A17 4020                                                 | 0x4A17 A020                                         |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4A17 2024                                                 | 0x4A17 4024                                                 | 0x4A17 A024                                         |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4A17 2028                                                 | 0x4A17 4028                                                 | 0x4A17 A028                                         |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4A17 202C                                                 | 0x4A17 402C                                                 | 0x4A17 A02C                                         |

#### Table 14-455. CFG\_TA Register Mapping Summary 9

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | MA_MPU_NTTP_FW _CFG_TARG L3_MAIN Physical Address | EMIF_OCP_FW_CF<br>G_TARG L3_MAIN<br>Physical Address |
|-----------------------|------|-----------------------------|----------------|---------------------------------------------------|------------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4A20 B000                                       | 0x4A20 D000                                          |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4A20 B004                                       | 0x4A20 D004                                          |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4A20 B018                                       | 0x4A20 D018                                          |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4A20 B01C                                       | 0x4A20 D01C                                          |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4A20 B020                                       | 0x4A20 D020                                          |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4A20 B024                                       | 0x4A20 D024                                          |



# Table 14-455. CFG\_TA Register Mapping Summary 9 (continued)

| Register Name        | Туре | Register<br>Width<br>(Bits) | Address Offset | MA_MPU_NTTP_FW _CFG_TARG L3_MAIN Physical Address | EMIF_OCP_FW_CF<br>G_TARG L3_MAIN<br>Physical Address |
|----------------------|------|-----------------------------|----------------|---------------------------------------------------|------------------------------------------------------|
| L4_TA_AGENT_STATUS_L | R    | 32                          | 0x0000 0028    | 0x4A20 B028                                       | 0x4A20 D028                                          |
| L4_TA_AGENT_STATUS_H | R    | 32                          | 0x0000 002C    | 0x4A20 B02C                                       | 0x4A20 D02C                                          |

# Table 14-456. CFG\_TA Register Mapping Summary 10

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | OCMC_RAM2_F<br>W_CFG_TARG<br>L3_MAIN<br>Physical<br>Address | GPMC_FW_CFG<br>_TARG<br>L3_MAIN<br>Physical<br>Address | OCMC_RAM1_F<br>W_CFG_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|-------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4A20 F000                                                 | 0x4A21 1000                                            | 0x4A21 3000                                                 |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4A20 F004                                                 | 0x4A21 1004                                            | 0x4A21 3004                                                 |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4A20 F018                                                 | 0x4A21 1018                                            | 0x4A21 3018                                                 |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4A20 F01C                                                 | 0x4A21 101C                                            | 0x4A21 301C                                                 |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4A20 F020                                                 | 0x4A21 1020                                            | 0x4A21 3020                                                 |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4A20 F024                                                 | 0x4A21 1024                                            | 0x4A21 3024                                                 |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4A20 F028                                                 | 0x4A21 1028                                            | 0x4A21 3028                                                 |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4A20 F02C                                                 | 0x4A21 102C                                            | 0x4A21 302C                                                 |

# Table 14-457. CFG\_TA Register Mapping Summary 11

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | GPU_FW_CFG_TA<br>RG L3_MAIN<br>Physical Address | DSS_FW_CFG_TA<br>RG L3_MAIN<br>Physical Address |
|-----------------------|------|-----------------------------|----------------|-------------------------------------------------|-------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4A21 5000                                     | 0x4A21 D000                                     |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4A21 5004                                     | 0x4A21 D004                                     |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4A21 5018                                     | 0x4A21 D018                                     |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4A21 501C                                     | 0x4A21 D01C                                     |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4A21 5020                                     | 0x4A21 D020                                     |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4A21 5024                                     | 0x4A21 D024                                     |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4A21 5028                                     | 0x4A21 D028                                     |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4A21 502C                                     | 0x4A21 D02C                                     |

# Table 14-458. CFG\_TA Register Mapping Summary 12

| Register Name         | Type | Register<br>Width<br>(Bits) | Address Offset | IVA_SL2IF_FW_<br>CFG_TARG<br>L3_MAIN<br>Physical<br>Address | IVA_CONFIG_F<br>W_CFG_TARG<br>L3_MAIN<br>Physical<br>Address | DEBUGSS_CT_<br>TBR_FW_CFG_<br>TARG L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|-------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4A21 F000                                                 | 0x4A22 1000                                                  | 0x4A22 5000                                                       |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4A21 F004                                                 | 0x4A22 1004                                                  | 0x4A22 5004                                                       |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4A21 F018                                                 | 0x4A22 1018                                                  | 0x4A22 5018                                                       |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4A21 F01C                                                 | 0x4A22 101C                                                  | 0x4A22 501C                                                       |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4A21 F020                                                 | 0x4A22 1020                                                  | 0x4A22 5020                                                       |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4A21 F024                                                 | 0x4A22 1024                                                  | 0x4A22 5024                                                       |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4A21 F028                                                 | 0x4A22 1028                                                  | 0x4A22 5028                                                       |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4A21 F02C                                                 | 0x4A22 102C                                                  | 0x4A22 502C                                                       |



# Table 14-459. CFG\_TA Register Mapping Summary 13

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | L3_INSTR_FW_CF<br>G_TARG L3_MAIN<br>Physical Address | OCMC_RAM3_FW_<br>CFG_TARG<br>L3_MAIN Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|------------------------------------------------------|----------------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4A22 7000                                          | 0x4A22 B000                                              |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4A22 7004                                          | 0x4A22 B004                                              |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4A22 7018                                          | 0x4A22 B018                                              |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4A22 701C                                          | 0x4A22 B01C                                              |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4A22 7020                                          | 0x4A22 B020                                              |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4A22 7024                                          | 0x4A22 B024                                              |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4A22 7028                                          | 0x4A22 B028                                              |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4A22 702C                                          | 0x4A22 B02C                                              |

# Table 14-460. CFG\_TA Register Mapping Summary 14

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | DMA_SYSTE<br>M_TARG<br>L3_MAIN<br>Physical<br>Address | PCIESS2_F<br>W_CFG_TA<br>RG L3_MAIN<br>Physical<br>Address | PRUSS2_FW<br>_CFG_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP1_F<br>W_CFG_TA<br>RG L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|-------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 00000      | 0x4A05 7000                                           | 0x4A15 A000                                                | 0x4A17 8000                                              | 0x4A16 8000                                               |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4A05 7004                                           | 0x4A15 A004                                                | 0x4A17 8004                                              | 0x4A16 8004                                               |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4A05 7018                                           | 0x4A15 A018                                                | 0x4A17 8018                                              | 0x4A16 8018                                               |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4A05 701C                                           | 0x4A15 A01C                                                | 0x4A17 801C                                              | 0x4A16 801C                                               |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4A05 7020                                           | 0x4A15 A020                                                | 0x4A17 8020                                              | 0x4A16 8020                                               |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4A05 7024                                           | 0x4A15 A024                                                | 0x4A17 8024                                              | 0x4A16 8024                                               |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4A05 7028                                           | 0x4A15 A028                                                | 0x4A17 8028                                              | 0x4A16 8028                                               |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4A05 702C                                           | 0x4A15 A02C                                                | 0x4A17 802C                                              | 0x4A16 802C                                               |

# Table 14-461. CFG\_TA Register Mapping Summary 15

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | MCASP2_FW_<br>CFG_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP3_FW_<br>CFG_TARG<br>L3_MAIN<br>Physical<br>Address | IPU2_FW_CF<br>G_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|-------------------|----------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000       | 0x4A16 A000                                              | 0x4A16 C000                                              | 0x4A21 9000                                            |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004       | 0x4A16 A004                                              | 0x4A16 C004                                              | 0x4A21 9004                                            |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018       | 0x4A16 A018                                              | 0x4A16 C018                                              | 0x4A21 9018                                            |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C       | 0x4A16 A01C                                              | 0x4A16 C01C                                              | 0x4A21 901C                                            |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020       | 0x4A16 A020                                              | 0x4A16 C020                                              | 0x4A21 9020                                            |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024       | 0x4A16 A024                                              | 0x4A16 C024                                              | 0x4A21 9024                                            |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028       | 0x4A16 A028                                              | 0x4A16 C028                                              | 0x4A21 9028                                            |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C       | 0x4A16 A02C                                              | 0x4A16 C02C                                              | 0x4A21 902C                                            |

# Table 14-462. PER1\_TA Register Mapping Summary 1

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | UART3_TARG<br>L3_MAIN<br>Physical<br>Address | TIMER2_TAR G L3_MAIN Physical Address | TIMER3_TAR<br>G L3_MAIN<br>Physical<br>Address | TIMER4_TAR<br>G L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|-------------------|----------------------------------------------|---------------------------------------|------------------------------------------------|------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000       | 0x4802 1000                                  | 0x4803 3000                           | 0x4803 5000                                    | 0x4803 7000                                    |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004       | 0x4802 1004                                  | 0x4803 3004                           | 0x4803 5004                                    | 0x4803 7004                                    |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018       | 0x4802 1018                                  | 0x4803 3018                           | 0x4803 5018                                    | 0x4803 7018                                    |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C       | 0x4802 101C                                  | 0x4803 301C                           | 0x4803 501C                                    | 0x4803 701C                                    |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020       | 0x4802 1020                                  | 0x4803 3020                           | 0x4803 5020                                    | 0x4803 7020                                    |



# Table 14-462. PER1\_TA Register Mapping Summary 1 (continued)

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | UART3_TARG<br>L3_MAIN<br>Physical<br>Address | TIMER2_TAR<br>G L3_MAIN<br>Physical<br>Address | TIMER3_TAR<br>G L3_MAIN<br>Physical<br>Address | TIMER4_TAR<br>G L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|-------------------|----------------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024       | 0x4802 1024                                  | 0x4803 3024                                    | 0x4803 5024                                    | 0x4803 7024                                    |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028       | 0x4802 1028                                  | 0x4803 3028                                    | 0x4803 5028                                    | 0x4803 7028                                    |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C       | 0x4802 102C                                  | 0x4803 302C                                    | 0x4803 502C                                    | 0x4803 702C                                    |

#### Table 14-463. PER1\_TA Register Mapping Summary 2

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | TIMER9_TAR<br>G L3_MAIN<br>Physical<br>Address | GPIO7_TAR<br>G L3_MAIN<br>Physical<br>Address | GPIO8_TAR<br>G L3_MAIN<br>Physical<br>Address | GPIO2_TAR<br>G L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|------------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 0000       | 0x4803 F000                                    | 0x4805 2000                                   | 0x4805 4000                                   | 0x4805 6000                                   |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4803 F004                                    | 0x4805 2004                                   | 0x4805 4004                                   | 0x4805 6004                                   |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4803 F018                                    | 0x4805 2018                                   | 0x4805 4018                                   | 0x4805 6018                                   |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4803 F01C                                    | 0x4805 201C                                   | 0x4805 401C                                   | 0x4805 601C                                   |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4803 F020                                    | 0x4805 2020                                   | 0x4805 4020                                   | 0x4805 6020                                   |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4803 F024                                    | 0x4805 2024                                   | 0x4805 4024                                   | 0x4805 6024                                   |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4803 F028                                    | 0x4805 2028                                   | 0x4805 4028                                   | 0x4805 6028                                   |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4803 F02C                                    | 0x4805 202C                                   | 0x4805 402C                                   | 0x4805 602C                                   |

#### Table 14-464. PER1\_TA Register Mapping Summary 3

| Register Name         | Type | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | GPIO3_TAR<br>G L3_MAIN<br>Physical<br>Address | GPIO4_TAR<br>G L3_MAIN<br>Physical<br>Address | GPIO5_TAR<br>G L3_MAIN<br>Physical<br>Address | GPIO6_TAR<br>G L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 0000       | 0x4805 8000                                   | 0x4805 A000                                   | 0x4805 C000                                   | 0x4805 E000                                   |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4805 8004                                   | 0x4805 A004                                   | 0x4805 C004                                   | 0x4805 E004                                   |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4805 8018                                   | 0x4805 A018                                   | 0x4805 C018                                   | 0x4805 E018                                   |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4805 801C                                   | 0x4805 A01C                                   | 0x4805 C01C                                   | 0x4805 E01C                                   |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4805 8020                                   | 0x4805 A020                                   | 0x4805 C020                                   | 0x4805 E020                                   |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4805 8024                                   | 0x4805 A024                                   | 0x4805 C024                                   | 0x4805 E024                                   |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4805 8028                                   | 0x4805 A028                                   | 0x4805 C028                                   | 0x4805 E028                                   |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4805 802C                                   | 0x4805 A02C                                   | 0x4805 C02C                                   | 0x4805 E02C                                   |

#### Table 14-465. PER1\_TA Register Mapping Summary 4

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | I2C3_TARG<br>L3_MAIN<br>Physical<br>Address | UART5_TA<br>RG<br>L3_MAIN<br>Physical<br>Address | UART6_TA<br>RG<br>L3_MAIN<br>Physical<br>Address | UART1_TA<br>RG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|-------------------|---------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000       | 0x4806 1000                                 | 0x4806 7000                                      | 0x4806 9000                                      | 0x4806<br>B000                                   |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004       | 0x4806 1004                                 | 0x4806 7004                                      | 0x4806 9004                                      | 0x4806<br>B004                                   |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018       | 0x4806 1018                                 | 0x4806 7018                                      | 0x4806 9018                                      | 0x4806<br>B018                                   |
| L4_TA_CORE_H          | R    | 32                          | 0x0000<br>001C    | 0x4806<br>101C                              | 0x4806<br>701C                                   | 0x4806<br>901C                                   | 0x4806<br>B01C                                   |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020       | 0x4806 1020                                 | 0x4806 7020                                      | 0x4806 9020                                      | 0x4806<br>B020                                   |



# Table 14-465. PER1\_TA Register Mapping Summary 4 (continued)

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | I2C3_TARG<br>L3_MAIN<br>Physical<br>Address | UART5_TA<br>RG<br>L3_MAIN<br>Physical<br>Address | UART6_TA<br>RG<br>L3_MAIN<br>Physical<br>Address | UART1_TA<br>RG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|-------------------|---------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024       | 0x4806 1024                                 | 0x4806 7024                                      | 0x4806 9024                                      | 0x4806<br>B024                                   |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028       | 0x4806 1028                                 | 0x4806 7028                                      | 0x4806 9028                                      | 0x4806<br>B028                                   |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000<br>002C    | 0x4806<br>102C                              | 0x4806<br>702C                                   | 0x4806<br>902C                                   | 0x4806<br>B02C                                   |

#### Table 14-466. PER1\_TA Register Mapping Summary 5

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | UART2_TAR<br>G L3_MAIN<br>Physical<br>Address | UART4_TAR<br>G L3_MAIN<br>Physical<br>Address | I2C1_TARG<br>L3_MAIN<br>Physical<br>Address | I2C2_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|-----------------------------------------------|-----------------------------------------------|---------------------------------------------|---------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 0000       | 0x4806 D000                                   | 0x4806 F000                                   | 0x4807 1000                                 | 0x4807 3000                                 |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4806 D004                                   | 0x4806 F004                                   | 0x4807 1004                                 | 0x4807 3004                                 |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4806 D018                                   | 0x4806 F018                                   | 0x4807 1018                                 | 0x4807 3018                                 |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4806 D01C                                   | 0x4806 F01C                                   | 0x4807 101C                                 | 0x4807 301C                                 |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4806 D020                                   | 0x4806 F020                                   | 0x4807 1020                                 | 0x4807 3020                                 |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4806 D024                                   | 0x4806 F024                                   | 0x4807 1024                                 | 0x4807 3024                                 |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4806 D028                                   | 0x4806 F028                                   | 0x4807 1028                                 | 0x4807 3028                                 |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4806 D02C                                   | 0x4806 F02C                                   | 0x4807 102C                                 | 0x4807 302C                                 |

# Table 14-467. PER1\_TA Register Mapping Summary 6

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | ELM_TARG<br>L3_MAIN<br>Physical<br>Address | I2C4_TARG<br>L3_MAIN<br>Physical<br>Address | I2C5_TARG<br>L3_MAIN<br>Physical<br>Address | TIMER10_TA<br>RG L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|--------------------------------------------|---------------------------------------------|---------------------------------------------|-------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 0000       | 0x4807 9000                                | 0x4807 B000                                 | 0x4807 D000                                 | 0x4808 7000                                     |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4807 9004                                | 0x4807 B004                                 | 0x4807 D004                                 | 0x4808 7004                                     |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4807 9018                                | 0x4807 B018                                 | 0x4807 D018                                 | 0x4808 7018                                     |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4807 901C                                | 0x4807 B01C                                 | 0x4807 D01C                                 | 0x4808 701C                                     |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4807 9020                                | 0x4807 B020                                 | 0x4807 D020                                 | 0x4808 7020                                     |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4807 9024                                | 0x4807 B024                                 | 0x4807 D024                                 | 0x4808 7024                                     |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4807 9028                                | 0x4807 B028                                 | 0x4807 D028                                 | 0x4808 7028                                     |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4807 902C                                | 0x4807 B02C                                 | 0x4807 D02C                                 | 0x4808 702C                                     |

# Table 14-468. PER1\_TA Register Mapping Summary 7

| Register Name         | Type | Register<br>Width<br>(Bits) | Address<br>Offset | TIMER11_TAR<br>G L3_MAIN<br>Physical<br>Address | MCSPI1_TAR G L3_MAIN Physical Address | MCSPI2_TAR G L3_MAIN Physical Address |
|-----------------------|------|-----------------------------|-------------------|-------------------------------------------------|---------------------------------------|---------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 00000      | 0x4808 9000                                     | 0x4809 9000                           | 0x4809 B000                           |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004       | 0x4808 9004                                     | 0x4809 9004                           | 0x4809 B004                           |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018       | 0x4808 9018                                     | 0x4809 9018                           | 0x4809 B018                           |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C       | 0x4808 901C                                     | 0x4809 901C                           | 0x4809 B01C                           |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020       | 0x4808 9020                                     | 0x4809 9020                           | 0x4809 B020                           |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024       | 0x4808 9024                                     | 0x4809 9024                           | 0x4809 B024                           |



# Table 14-468. PER1\_TA Register Mapping Summary 7 (continued)

| Register Name        | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | TIMER11_TAR<br>G L3_MAIN<br>Physical<br>Address | MCSPI1_TAR<br>G L3_MAIN<br>Physical<br>Address | MCSPI2_TAR<br>G L3_MAIN<br>Physical<br>Address |
|----------------------|------|-----------------------------|-------------------|-------------------------------------------------|------------------------------------------------|------------------------------------------------|
| L4_TA_AGENT_STATUS_L | R    | 32                          | 0x0000 0028       | 0x4808 9028                                     | 0x4809 9028                                    | 0x4809 B028                                    |
| L4_TA_AGENT_STATUS_H | R    | 32                          | 0x0000 002C       | 0x4808 902C                                     | 0x4809 902C                                    | 0x4809 B02C                                    |

#### Table 14-469. PER1\_TA Register Mapping Summary 8

| Register Name         | Туре | Register<br>Width (Bits) | Address<br>Offset | MCSPI3_TARG<br>L3_MAIN Physical<br>Address | HDQ1W_TARG<br>L3_MAIN Physical<br>Address |
|-----------------------|------|--------------------------|-------------------|--------------------------------------------|-------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                       | 0x0000 0000       | 0x480B 9000                                | 0x480B 3000                               |
| L4_TA_COMPONENT_H     | R    | 32                       | 0x0000 0004       | 0x480B 9004                                | 0x480B 3004                               |
| L4_TA_CORE_L          | R    | 32                       | 0x0000 0018       | 0x480B 9018                                | 0x480B 3018                               |
| L4_TA_CORE_H          | R    | 32                       | 0x0000 001C       | 0x480B 901C                                | 0x480B 301C                               |
| L4_TA_AGENT_CONTROL_L | RW   | 32                       | 0x0000 0020       | 0x480B 9020                                | 0x480B 3020                               |
| L4_TA_AGENT_CONTROL_H | R    | 32                       | 0x0000 0024       | 0x480B 9024                                | 0x480B 3024                               |
| L4_TA_AGENT_STATUS_L  | R    | 32                       | 0x0000 0028       | 0x480B 9028                                | 0x480B 3028                               |
| L4_TA_AGENT_STATUS_H  | R    | 32                       | 0x0000 002C       | 0x480B 902C                                | 0x480B 302C                               |

# Table 14-470. PER1\_TA Register Mapping Summary 9

| Register Name         | Туре | Register Width (Bits) | Address Offset | MCSPI4_TARG L3_MAIN Physical Address |
|-----------------------|------|-----------------------|----------------|--------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                    | 0x0000 0000    | 0x480B B000                          |
| L4_TA_COMPONENT_H     | R    | 32                    | 0x0000 0004    | 0x480B B004                          |
| L4_TA_CORE_L          | R    | 32                    | 0x0000 0018    | 0x480B B018                          |
| L4_TA_CORE_H          | R    | 32                    | 0x0000 001C    | 0x480B B01C                          |
| L4_TA_AGENT_CONTROL_L | RW   | 32                    | 0x0000 0020    | 0x480B B020                          |
| L4_TA_AGENT_CONTROL_H | R    | 32                    | 0x0000 0024    | 0x480B B024                          |
| L4_TA_AGENT_STATUS_L  | R    | 32                    | 0x0000 0028    | 0x480B B028                          |
| L4_TA_AGENT_STATUS_H  | R    | 32                    | 0x0000 002C    | 0x480B B02C                          |

# Table 14-471. PER1\_TA Register Mapping Summary 10

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | MMC1_TAR<br>G L3_MAIN<br>Physical<br>Address | MMC2_TAR<br>G L3_MAIN<br>Physical<br>Address | MMC3_TAR<br>G L3_MAIN<br>Physical<br>Address | MMC4_TAR<br>G L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 0000       | 0x4809 D000                                  | 0x480B 5000                                  | 0x480A E000                                  | 0x480D 2000                                  |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4809 D004                                  | 0x480B 5004                                  | 0x480A E004                                  | 0x480D 2004                                  |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4809 D018                                  | 0x480B 5018                                  | 0x480A E018                                  | 0x480D 2018                                  |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4809 D01C                                  | 0x480B 501C                                  | 0x480A E01C                                  | 0x480D 201C                                  |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4809 D020                                  | 0x480B 5020                                  | 0x480A E020                                  | 0x480D 2020                                  |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4809 D024                                  | 0x480B 5024                                  | 0x480A E024                                  | 0x480D 2024                                  |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4809 D028                                  | 0x480B 5028                                  | 0x480A E028                                  | 0x480D 2028                                  |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4809 D02C                                  | 0x480B 502C                                  | 0x480A E02C                                  | 0x480D 202C                                  |



# Table 14-472. PER2\_TA Register Mapping Summary 1

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | UART7_TAR<br>G L3_MAIN<br>Physical<br>Address | UART8_TAR<br>G L3_MAIN<br>Physical<br>Address | UART9_TAR<br>G L3_MAIN<br>Physical<br>Address | MLB_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|--------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 0000       | 0x4842 1000                                   | 0x4842 3000                                   | 0x4842 5000                                   | 0x4842 D000                                |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4842 1004                                   | 0x4842 3004                                   | 0x4842 5004                                   | 0x4842 D004                                |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4842 1018                                   | 0x4842 3018                                   | 0x4842 5018                                   | 0x4842 D018                                |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4842 101C                                   | 0x4842 301C                                   | 0x4842 501C                                   | 0x4842 D01C                                |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4842 1020                                   | 0x4842 3020                                   | 0x4842 5020                                   | 0x4842 D020                                |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4842 1024                                   | 0x4842 3024                                   | 0x4842 5024                                   | 0x4842 D024                                |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4842 1028                                   | 0x4842 3028                                   | 0x4842 5028                                   | 0x4842 D028                                |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4842 102C                                   | 0x4842 302C                                   | 0x4842 502C                                   | 0x4842 D02C                                |

# Table 14-473. PER2\_TA Register Mapping Summary 2

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | DCAN2_TARG<br>L3_MAIN<br>Physical<br>Address | ATL_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|----------------------------------------------|--------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 00000   | 0x4848 2000                                  | 0x4843 D000                                |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4848 2004                                  | 0x4843 D004                                |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4848 2018                                  | 0x4843 D018                                |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4848 201C                                  | 0x4843 D01C                                |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4848 2020                                  | 0x4843 D020                                |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4848 2024                                  | 0x4843 D024                                |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4848 2028                                  | 0x4843 D028                                |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4848 202C                                  | 0x4843 D02C                                |

# Table 14-474. PER2\_TA Register Mapping Summary 3

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | GMAC_TARG<br>L3_MAIN<br>Physical<br>Address | VCP1_CFG_T<br>ARG L3_MAIN<br>Physical<br>Address | VCP2_CFG_T<br>ARG L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|-------------------|---------------------------------------------|--------------------------------------------------|--------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000       | 0x4848 8000                                 | 0x4844 7000                                      | 0x4844 9000                                      |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004       | 0x4848 8004                                 | 0x4844 7004                                      | 0x4844 9004                                      |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018       | 0x4848 8018                                 | 0x4844 7018                                      | 0x4844 9018                                      |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C       | 0x4848 801C                                 | 0x4844 701C                                      | 0x4844 901C                                      |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020       | 0x4848 8020                                 | 0x4844 7020                                      | 0x4844 9020                                      |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024       | 0x4848 8024                                 | 0x4844 7024                                      | 0x4844 9024                                      |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028       | 0x4848 8028                                 | 0x4844 7028                                      | 0x4844 9028                                      |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C       | 0x4848 802C                                 | 0x4844 702C                                      | 0x4844 902C                                      |

# Table 14-475. PER2\_TA Register Mapping Summary 4

| Register Name     | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | MCASP4_DA<br>T_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP5_DA<br>T_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP6_DA<br>T_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP7_DA<br>T_TARG<br>L3_MAIN<br>Physical<br>Address |
|-------------------|------|---------------------------------|-------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| L4_TA_COMPONENT_L | R    | 32                              | 0x0000 0000       | 0x4843 7000                                           | 0x4843 B000                                           | 0x4844 D000                                           | 0x4845 1000                                           |
| L4_TA_COMPONENT_H | R    | 32                              | 0x0000 0004       | 0x4843 7004                                           | 0x4843 B004                                           | 0x4844 D004                                           | 0x4845 1004                                           |
| L4_TA_CORE_L      | R    | 32                              | 0x0000 0018       | 0x4843 7018                                           | 0x4843 B018                                           | 0x4844 D018                                           | 0x4845 1018                                           |



# Table 14-475. PER2\_TA Register Mapping Summary 4 (continued)

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | MCASP4_DA<br>T_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP5_DA<br>T_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP6_DA<br>T_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP7_DA<br>T_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4843 701C                                           | 0x4843 B01C                                           | 0x4844 D01C                                           | 0x4845 101C                                           |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4843 7020                                           | 0x4843 B020                                           | 0x4844 D020                                           | 0x4845 1020                                           |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4843 7024                                           | 0x4843 B024                                           | 0x4844 D024                                           | 0x4845 1024                                           |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4843 7028                                           | 0x4843 B028                                           | 0x4844 D028                                           | 0x4845 1028                                           |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4843 702C                                           | 0x4843 B02C                                           | 0x4844 D02C                                           | 0x4845 102C                                           |

# Table 14-476. PER2\_TA Register Mapping Summary 5

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | MCASP8_DA<br>T_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP1_CF<br>G_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP2_CF<br>G_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP3_CF<br>G_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 00000      | 0x4845 5000                                           | 0x4846 2000                                           | 0x4846 6000                                           | 0x4846 A000                                           |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4845 5004                                           | 0x4846 2004                                           | 0x4846 6004                                           | 0x4846 A004                                           |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4845 5018                                           | 0x4846 2018                                           | 0x4846 6018                                           | 0x4846 A018                                           |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4845 501C                                           | 0x4846 201C                                           | 0x4846 601C                                           | 0x4846 A01C                                           |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4845 5020                                           | 0x4846 2020                                           | 0x4846 6020                                           | 0x4846 A020                                           |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4845 5024                                           | 0x4846 2024                                           | 0x4846 6024                                           | 0x4846 A024                                           |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4845 5028                                           | 0x4846 2028                                           | 0x4846 6028                                           | 0x4846 A028                                           |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4845 502C                                           | 0x4846 202C                                           | 0x4846 602C                                           | 0x4846 A02C                                           |

# Table 14-477. PER2\_TA Register Mapping Summary 6

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | MCASP4_CF<br>G_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP5_CF<br>G_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP6_CF<br>G_TARG<br>L3_MAIN<br>Physical<br>Address | MCASP7_CF<br>G_TARG<br>L3_MAIN<br>Physical<br>Adrress |
|-----------------------|------|---------------------------------|-------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 00000      | 0x4846 E000                                           | 0x4847 2000                                           | 0x4847 6000                                           | 0x4847 A000                                           |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4846 E004                                           | 0x4847 2004                                           | 0x4847 6004                                           | 0x4847 A004                                           |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4846 E018                                           | 0x4847 2018                                           | 0x4847 6018                                           | 0x4847 A018                                           |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4846 E01C                                           | 0x4847 201C                                           | 0x4847 601C                                           | 0x4847 A01C                                           |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4846 E020                                           | 0x4847 2020                                           | 0x4847 6020                                           | 0x4847 A020                                           |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4846 E024                                           | 0x4847 2024                                           | 0x4847 6024                                           | 0x4847 A024                                           |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4846 E028                                           | 0x4847 2028                                           | 0x4847 6028                                           | 0x4847 A028                                           |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4846 E02C                                           | 0x4847 202C                                           | 0x4847 602C                                           | 0x4847 A02C                                           |

# Table 14-478. PER2\_TA Register Mapping Summary 7

| Register Name     | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | MCASP8_CF<br>G_TARG<br>L3_MAIN<br>Physical<br>Address | PWM1_TAR<br>G L3_MAIN<br>Physical<br>Address | PWM2_TAR<br>G L3_MAIN<br>Physical<br>Address | PWM3_TAR<br>G L3_MAIN<br>Physical<br>Address |
|-------------------|------|---------------------------------|-------------------|-------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|
| L4_TA_COMPONENT_L | R    | 32                              | 0x0000 00000      | 0x4848 8000                                           | 0x4843 F000                                  | 0x4844 1000                                  | 0x4844 3000                                  |
| L4_TA_COMPONENT_H | R    | 32                              | 0x0000 0004       | 0x4848 8004                                           | 0x4843 F004                                  | 0x4844 1004                                  | 0x4844 3004                                  |
| L4_TA_CORE_L      | R    | 32                              | 0x0000 0018       | 0x4848 8018                                           | 0x4843 F018                                  | 0x4844 1018                                  | 0x4844 3018                                  |
| L4_TA_CORE_H      | R    | 32                              | 0x0000 001C       | 0x4848 801C                                           | 0x4843 F01C                                  | 0x4844 101C                                  | 0x4844 301C                                  |



# Table 14-478. PER2\_TA Register Mapping Summary 7 (continued)

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | MCASP8_CF<br>G_TARG<br>L3_MAIN<br>Physical<br>Address | PWM1_TAR<br>G L3_MAIN<br>Physical<br>Address | PWM2_TAR<br>G L3_MAIN<br>Physical<br>Address | PWM3_TAR<br>G L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|-------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4848 8020                                           | 0x4843 F020                                  | 0x4844 1020                                  | 0x4844 3020                                  |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4848 8024                                           | 0x4843 F024                                  | 0x4844 1024                                  | 0x4844 3024                                  |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4848 8028                                           | 0x4843 F028                                  | 0x4844 1028                                  | 0x4844 3028                                  |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4848 802C                                           | 0x4843 F02C                                  | 0x4844 102C                                  | 0x4844 302C                                  |

#### Table 14-479. PER3\_TA Register Mapping Summary 1

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits)3_<br>TAs) | Address<br>Offset | MBX13_TAR<br>G L3_MAIN<br>Physical<br>Address | OCMC_RAM<br>1_TARG<br>L3_MAIN<br>Physical<br>Address | OCMC_RAM<br>2_TARG<br>L3_MAIN<br>Physical<br>Address | OCMC_RAM<br>3_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-------------------------------------------|-------------------|-----------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                                        | 0x0000 0000       | 0x4880 3000                                   | 0x4880 5000                                          | 0x4880 B000                                          | 0x4881 1000                                          |
| L4_TA_COMPONENT_H     | R    | 32                                        | 0x0000 0004       | 0x4880 3004                                   | 0x4880 5004                                          | 0x4880 B004                                          | 0x4881 3004                                          |
| L4_TA_CORE_L          | R    | 32                                        | 0x0000 0018       | 0x4880 3018                                   | 0x4880 5018                                          | 0x4880 B018                                          | 0x4881 3018                                          |
| L4_TA_CORE_H          | R    | 32                                        | 0x0000 001C       | 0x4880 301C                                   | 0x4880 501C                                          | 0x4880 B01C                                          | 0x4881 301C                                          |
| L4_TA_AGENT_CONTROL_L | RW   | 32                                        | 0x0000 0020       | 0x4880 3020                                   | 0x4880 5020                                          | 0x4880 B020                                          | 0x4881 3020                                          |
| L4_TA_AGENT_CONTROL_H | R    | 32                                        | 0x0000 0024       | 0x4880 3024                                   | 0x4880 5024                                          | 0x4880 B024                                          | 0x4881 3024                                          |
| L4_TA_AGENT_STATUS_L  | R    | 32                                        | 0x0000 0028       | 0x4880 3028                                   | 0x4880 5028                                          | 0x4880 B028                                          | 0x4881 3028                                          |
| L4_TA_AGENT_STATUS_H  | R    | 32                                        | 0x0000 002C       | 0x4880 302C                                   | 0x4880 502C                                          | 0x4880 B02C                                          | 0x4881 302C                                          |

# Table 14-480. PER3\_TA Register Mapping Summary 2

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | MMU1_TAR<br>G L3_MAIN<br>Physical<br>Address | MMU2_TAR<br>G L3_MAIN<br>Physical<br>Address | TIMER5_TA<br>RG L3_MAIN<br>Physical<br>Address | TIMER6_TA<br>RG L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|----------------------------------------------|----------------------------------------------|------------------------------------------------|------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 0000       | 0x4881 D000                                  | 0x4881 F000                                  | 0x4882 1000                                    | 0x4882 3000                                    |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4881 D004                                  | 0x4881 F004                                  | 0x4882 1004                                    | 0x4882 3004                                    |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4881 D018                                  | 0x4881 F018                                  | 0x4882 1018                                    | 0x4882 3018                                    |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4881 D01C                                  | 0x4881 F01C                                  | 0x4882 101C                                    | 0x4882 301C                                    |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4881 D020                                  | 0x4881 F020                                  | 0x4882 1020                                    | 0x4882 3020                                    |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4881 D024                                  | 0x4881 F024                                  | 0x4882 1024                                    | 0x4882 3024                                    |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4881 D028                                  | 0x4881 F028                                  | 0x4882 1028                                    | 0x4882 3028                                    |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4881 D02C                                  | 0x4881 F02C                                  | 0x4882 102C                                    | 0x4882 302C                                    |

# Table 14-481. PER3\_TA Register Mapping Summary 3

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | TIMER7_TA<br>RG L3_MAIN<br>Physical<br>Address | TIMER8_TA<br>RG L3_MAIN<br>Physical<br>Address | TIMER13_TA<br>RG L3_MAIN<br>Physical<br>Address | TIMER14_TA<br>RG L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|------------------------------------------------|------------------------------------------------|-------------------------------------------------|-------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 0000       | 0x4882 5000                                    | 0x4882 7000                                    | 0x4882 9000                                     | 0x4882 B000                                     |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4882 5004                                    | 0x4882 7004                                    | 0x4882 9004                                     | 0x4882 B004                                     |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4882 5018                                    | 0x4882 7018                                    | 0x4882 9018                                     | 0x4882 B018                                     |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4882 501C                                    | 0x4882 701C                                    | 0x4882 901C                                     | 0x4882 B01C                                     |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4882 5020                                    | 0x4882 7020                                    | 0x4882 9020                                     | 0x4882 B020                                     |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4882 5024                                    | 0x4882 7024                                    | 0x4882 9024                                     | 0x4882 B024                                     |



# Table 14-481. PER3\_TA Register Mapping Summary 3 (continued)

| Register Name        | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | TIMER7_TA<br>RG L3_MAIN<br>Physical<br>Address | _           | TIMER13_TA<br>RG L3_MAIN<br>Physical<br>Address | _           |
|----------------------|------|---------------------------------|-------------------|------------------------------------------------|-------------|-------------------------------------------------|-------------|
| L4_TA_AGENT_STATUS_L | R    | 32                              | 0x0000 0028       | 0x4882 5028                                    | 0x4882 7028 | 0x4882 9028                                     | 0x4882 B028 |
| L4_TA_AGENT_STATUS_H | R    | 32                              | 0x0000 002C       | 0x4882 502C                                    | 0x4882 702C | 0x4882 902C                                     | 0x4882 B02C |

#### Table 14-482. PER3\_TA Register Mapping Summary 4

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | TIMER15_TAR<br>G L3_MAIN<br>Physical<br>Address | TIMER16_TAR<br>G L3_MAIN<br>Physical<br>Address | MBX2_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|-------------------|-------------------------------------------------|-------------------------------------------------|---------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000       | 0x4882 D000                                     | 0x4882 F000                                     | 0x4883 B000                                 |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004       | 0x4882 D004                                     | 0x4882 F004                                     | 0x4883 B004                                 |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018       | 0x4882 D018                                     | 0x4882 F018                                     | 0x4883 B018                                 |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C       | 0x4882 D01C                                     | 0x4882 F01C                                     | 0x4883 B01C                                 |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020       | 0x4882 D020                                     | 0x4882 F020                                     | 0x4883 B020                                 |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024       | 0x4882 D024                                     | 0x4882 F024                                     | 0x4883 B024                                 |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028       | 0x4882 D028                                     | 0x4882 F028                                     | 0x4883 B028                                 |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C       | 0x4882 D02C                                     | 0x4882 F02C                                     | 0x4883 B02C                                 |

# Table 14-483. PER3\_TA Register Mapping Summary 5

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | MBX3_TARG<br>L3_MAIN<br>Physical<br>Address | MBX4_TARG<br>L3_MAIN<br>Physical<br>Address | MBX5_TARG<br>L3_MAIN<br>Physical<br>Address | MBX6_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 0000       | 0x4883 D000                                 | 0x4883 F000                                 | 0x4884 1000                                 | 0x4884 3000                                 |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4883 D004                                 | 0x4883 F004                                 | 0x4884 1004                                 | 0x4884 3004                                 |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4883 D018                                 | 0x4883 F018                                 | 0x4884 1018                                 | 0x4884 3018                                 |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4883 D01C                                 | 0x4883 F01C                                 | 0x4884 101C                                 | 0x4884 301C                                 |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4883 D020                                 | 0x4883 F020                                 | 0x4884 1020                                 | 0x4884 3020                                 |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4883 D024                                 | 0x4883 F024                                 | 0x4884 1024                                 | 0x4884 3024                                 |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4883 D028                                 | 0x4883 F028                                 | 0x4884 1028                                 | 0x4884 3028                                 |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4883 D02C                                 | 0x4883 F02C                                 | 0x4884 102C                                 | 0x4884 302C                                 |

# Table 14-484. PER3\_TA Register Mapping Summary 6

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | MBX7_TARG<br>L3_MAIN<br>Physical<br>Address | MBX8_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|-------------------|---------------------------------------------|---------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000       | 0x4884 5000                                 | 0x4884 7000                                 |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004       | 0x4884 5004                                 | 0x4884 7004                                 |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018       | 0x4884 5018                                 | 0x4884 7018                                 |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C       | 0x4884 501C                                 | 0x4884 701C                                 |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020       | 0x4884 5020                                 | 0x4884 7020                                 |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024       | 0x4884 5024                                 | 0x4884 7024                                 |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028       | 0x4884 5028                                 | 0x4884 7028                                 |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C       | 0x4884 502C                                 | 0x4884 702C                                 |



# Table 14-485. PER3\_TA Register Mapping Summary 7

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | MBX9_TARG<br>L3_MAIN<br>Physical<br>Address | MBX10_TAR<br>G L3_MAIN<br>Physical<br>Address | MBX11_TAR<br>G L3_MAIN<br>Physical<br>Address | MBX12_TAR<br>G L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|---------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 0000       | 0x4885 F000                                 | 0x4886 1000                                   | 0x4886 3000                                   | 0x4886 5000                                   |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4885 F004                                 | 0x4886 1004                                   | 0x4886 3004                                   | 0x4886 5004                                   |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4885 F018                                 | 0x4886 1018                                   | 0x4886 3018                                   | 0x4886 5018                                   |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4885 F01C                                 | 0x4886 101C                                   | 0x4886 301C                                   | 0x4886 501C                                   |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4885 F020                                 | 0x4886 1020                                   | 0x4886 3020                                   | 0x4886 5020                                   |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4885 F024                                 | 0x4886 1024                                   | 0x4886 3024                                   | 0x4886 5024                                   |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4885 F028                                 | 0x4886 1028                                   | 0x4886 3028                                   | 0x4886 5028                                   |
| L4_TA_AGENT_STATUS_H  | R    | 32                              | 0x0000 002C       | 0x4885 F02C                                 | 0x4886 102C                                   | 0x4886 302C                                   | 0x4886 502C                                   |

# Table 14-486. PER3\_TA Register Mapping Summary 8

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | VIP1_TARG<br>L3_MAIN<br>Physical<br>Address | VIP2_TARG<br>L3_MAIN<br>Physical<br>Address | VIP3_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|-------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000       | 0x4898 0000                                 | 0x489A 0000                                 | 0x489C 0000                                 |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004       | 0x4898 0004                                 | 0x489A 0004                                 | 0x489C 0004                                 |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018       | 0x4898 0018                                 | 0x489A 0018                                 | 0x489C 0018                                 |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C       | 0x4898 001C                                 | 0x489A 001C                                 | 0x489C 001C                                 |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020       | 0x4898 0020                                 | 0x489A 0020                                 | 0x489C 0020                                 |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024       | 0x4898 0024                                 | 0x489A 0024                                 | 0x489C 0024                                 |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028       | 0x4898 0028                                 | 0x489A 0028                                 | 0x489C 0028                                 |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C       | 0x4898 002C                                 | 0x489A 002C                                 | 0x489C 002C                                 |

# Table 14-487. PER3\_TA Register Mapping Summary 9

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | VPE_TARG<br>L3_MAIN<br>Physical<br>Address | RTC_TARG<br>L3_MAIN<br>Physical<br>Address | USB4_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|-------------------|--------------------------------------------|--------------------------------------------|---------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000       | 0x489E 0000                                | 0x4883 9000                                | 0x4896 0000                                 |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004       | 0x489E 0004                                | 0x4883 9004                                | 0x4896 0004                                 |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018       | 0x489E 0018                                | 0x4883 9018                                | 0x4896 0018                                 |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C       | 0x489E 001C                                | 0x4883 901C                                | 0x4896 001C                                 |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020       | 0x489E 0020                                | 0x4883 9020                                | 0x4896 0020                                 |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024       | 0x489E 0024                                | 0x4883 9024                                | 0x4896 0024                                 |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028       | 0x489E 0028                                | 0x4883 9028                                | 0x4896 0028                                 |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C       | 0x489E 002C                                | 0x4883 902C                                | 0x4896 002C                                 |

# Table 14-488. PER3\_TA Register Mapping Summary 10

| Register Name     | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | USB2_TARG<br>L3_MAIN<br>Physical<br>Address | USB1_TARG<br>L3_MAIN<br>Physical<br>Address | USB3_TARG<br>L3_MAIN<br>Physical<br>Address |
|-------------------|------|-----------------------------|-------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|
| L4_TA_COMPONENT_L | R    | 32                          | 0x0000 0000       | 0x488E 0000                                 | 0x488A 0000                                 | 0x4892 0000                                 |
| L4_TA_COMPONENT_H | R    | 32                          | 0x0000 0004       | 0x488E 0004                                 | 0x488A 0004                                 | 0x4892 0004                                 |
| L4_TA_CORE_L      | R    | 32                          | 0x0000 0018       | 0x488E 0018                                 | 0x488A 0018                                 | 0x4892 0018                                 |
| L4_TA_CORE_H      | R    | 32                          | 0x0000 001C       | 0x488E 001C                                 | 0x488A 001C                                 | 0x4892 001C                                 |



# Table 14-488. PER3\_TA Register Mapping Summary 10 (continued)

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | USB2_TARG<br>L3_MAIN<br>Physical<br>Address | USB1_TARG<br>L3_MAIN<br>Physical<br>Address | USB3_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|-------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020       | 0x488E 0020                                 | 0x488A 0020                                 | 0x4892 0020                                 |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024       | 0x488E 0024                                 | 0x488A 0024                                 | 0x4892 0024                                 |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028       | 0x488E 0028                                 | 0x488A 0028                                 | 0x4892 0028                                 |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C       | 0x488E 002C                                 | 0x488A 002C                                 | 0x4892 002C                                 |

# Table 14-489. WKUP\_TA Register Mapping Summary 1

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | COUNTER_32K<br>_TARG<br>L3_MAIN<br>Physical<br>Address | PRM_TARG<br>L3_MAIN<br>Physical<br>Address | CTRL_MODUL<br>E_WKUP_TAR<br>G L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|--------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4AE0 5000                                            | 0x4AE0 8000                                | 0x4AE0 D000                                                  |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4AE0 5004                                            | 0x4AE0 8004                                | 0x4AE0 D004                                                  |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4AE0 5018                                            | 0x4AE0 8018                                | 0x4AE0 D018                                                  |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4AE0 501C                                            | 0x4AE0 801C                                | 0x4AE0 D01C                                                  |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4AE0 5020                                            | 0x4AE0 8020                                | 0x4AE0 D020                                                  |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4AE0 5024                                            | 0x4AE0 8024                                | 0x4AE0 D024                                                  |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4AE0 5028                                            | 0x4AE0 8028                                | 0x4AE0 D028                                                  |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4AE0 502C                                            | 0x4AE0 802C                                | 0x4AE0 D02C                                                  |

#### Table 14-490. WKUP\_TA Register Mapping Summary 2

| Register Name         | Туре | Register<br>Width<br>(Bits) | Address Offset | GPIO1_TARG<br>L3_MAIN<br>Physical<br>Address | WD_TIMER2_T<br>ARG L3_MAIN<br>Physical<br>Address | TIMER1_TARG<br>L3_MAIN<br>Physical<br>Address |
|-----------------------|------|-----------------------------|----------------|----------------------------------------------|---------------------------------------------------|-----------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                          | 0x0000 0000    | 0x4AE1 1000                                  | 0x4AE1 5000                                       | 0x4AE1 9000                                   |
| L4_TA_COMPONENT_H     | R    | 32                          | 0x0000 0004    | 0x4AE1 1004                                  | 0x4AE1 5004                                       | 0x4AE1 9004                                   |
| L4_TA_CORE_L          | R    | 32                          | 0x0000 0018    | 0x4AE1 1018                                  | 0x4AE1 5018                                       | 0x4AE1 9018                                   |
| L4_TA_CORE_H          | R    | 32                          | 0x0000 001C    | 0x4AE1 101C                                  | 0x4AE1 501C                                       | 0x4AE1 901C                                   |
| L4_TA_AGENT_CONTROL_L | RW   | 32                          | 0x0000 0020    | 0x4AE1 1020                                  | 0x4AE1 5020                                       | 0x4AE1 9020                                   |
| L4_TA_AGENT_CONTROL_H | R    | 32                          | 0x0000 0024    | 0x4AE1 1024                                  | 0x4AE1 5024                                       | 0x4AE1 9024                                   |
| L4_TA_AGENT_STATUS_L  | R    | 32                          | 0x0000 0028    | 0x4AE1 1028                                  | 0x4AE1 5028                                       | 0x4AE1 9028                                   |
| L4_TA_AGENT_STATUS_H  | R    | 32                          | 0x0000 002C    | 0x4AE1 102C                                  | 0x4AE1 502C                                       | 0x4AE1 902C                                   |

#### Table 14-491. WKUP\_TA Register Mapping Summary 3

| Register Name         | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | KBD_TARG<br>L3_MAIN<br>Physical<br>Address | TIMER12_TA<br>RG L3_MAIN<br>Physical<br>Address | UART10_TA<br>RG L3_MAIN<br>Physical<br>Address | DCAN1_TAR<br>G L3_MAIN<br>Physical<br>Address |
|-----------------------|------|---------------------------------|-------------------|--------------------------------------------|-------------------------------------------------|------------------------------------------------|-----------------------------------------------|
| L4_TA_COMPONENT_L     | R    | 32                              | 0x0000 0000       | 0x4AE1 D000                                | 0x4AE2 1000                                     | 0x4AE2 C000                                    | 0x4AE3 E000                                   |
| L4_TA_COMPONENT_H     | R    | 32                              | 0x0000 0004       | 0x4AE1 D004                                | 0x4AE2 1004                                     | 0x4AE2 C004                                    | 0x4AE3 E004                                   |
| L4_TA_CORE_L          | R    | 32                              | 0x0000 0018       | 0x4AE1 D018                                | 0x4AE2 1018                                     | 0x4AE2 C018                                    | 0x4AE3 E018                                   |
| L4_TA_CORE_H          | R    | 32                              | 0x0000 001C       | 0x4AE1 D01C                                | 0x4AE2 101C                                     | 0x4AE2 C01C                                    | 0x4AE3 E01C                                   |
| L4_TA_AGENT_CONTROL_L | RW   | 32                              | 0x0000 0020       | 0x4AE1 D020                                | 0x4AE2 1020                                     | 0x4AE2 C020                                    | 0x4AE3 E020                                   |
| L4_TA_AGENT_CONTROL_H | R    | 32                              | 0x0000 0024       | 0x4AE1 D024                                | 0x4AE2 1024                                     | 0x4AE2 C024                                    | 0x4AE3 E024                                   |
| L4_TA_AGENT_STATUS_L  | R    | 32                              | 0x0000 0028       | 0x4AE1 D028                                | 0x4AE2 1028                                     | 0x4AE2 C028                                    | 0x4AE3 E028                                   |



#### Table 14-491. WKUP\_TA Register Mapping Summary 3 (continued)

| Register Name        | Туре | Registe<br>r<br>Width<br>(Bits) | Address<br>Offset | KBD_TARG<br>L3_MAIN<br>Physical<br>Address | TIMER12_TA<br>RG L3_MAIN<br>Physical<br>Address | UART10_TA<br>RG L3_MAIN<br>Physical<br>Address | DCAN1_TAR<br>G L3_MAIN<br>Physical<br>Address |
|----------------------|------|---------------------------------|-------------------|--------------------------------------------|-------------------------------------------------|------------------------------------------------|-----------------------------------------------|
| L4_TA_AGENT_STATUS_H | R    | 32                              | 0x0000 002C       | 0x4AE1 D02C                                | 0x4AE2 102C                                     | 0x4AE2 C02C                                    | 0x4AE3 E02C                                   |

#### 14.3.5.3.2 L4 Target Agent (L4 TA) Register Description

Table 14-492 through Table 14-506 describe the L4 TA registers.

#### Table 14-492. L4\_TA\_COMPONENT\_H

| Address Offset    | 0x0000 0004                                                                    |
|-------------------|--------------------------------------------------------------------------------|
| Physical Address  | See Table 14-447 to Table 14- <b>Instance</b> See Table 14-447 to Table 14-491 |
| Description       | Contains a component code and revision.                                        |
| Туре              | R                                                                              |
|                   |                                                                                |
| 31 30 20 28 27 26 | 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 (               |

| JI | 50 | 23 | 20 | 21 | 20 | 20 | 27 | 20 | <br>21 | 20 | 10 | 10 | 17 | 10  | 10       | 17 | 10 | 12 | <br>10 | J | U | <br>U | J | <br>J | <br> | U |
|----|----|----|----|----|----|----|----|----|--------|----|----|----|----|-----|----------|----|----|----|--------|---|---|-------|---|-------|------|---|
|    |    |    |    |    |    |    |    |    |        |    |    |    | ,  |     | <u>_</u> | _  |    |    |        |   |   |       |   |       |      |   |
|    |    |    |    |    |    |    |    |    |        |    |    |    | R  | ESE | RVE      | ט  |    |    |        |   |   |       |   |       |      |   |
|    |    |    |    |    |    |    |    |    |        |    |    |    |    |     |          |    |    |    |        |   |   |       |   |       |      |   |

| Bits | Field Name | Description    | Type | Reset      |
|------|------------|----------------|------|------------|
| 31:0 | RESERVED   | Read returns 0 | R    | 0x0000 000 |

#### Table 14-493. Register Call Summary for Register L4\_TA\_COMPONENT\_H

#### L4 Interconnects

• L4 Target Agent (L4 TA) Register Summary: [0] [1] [2] [3] [4] [6] [7] [8] [9] [10] [11] [12] [13] [15] [16] [17] [18] [19] [20] [21] [22] [23] [25] [26] [27] [29] [31] [33] [34] [35] [36] [37] [38] [39] [40] [41] [42] [43] [44] [45] [46] [47] [48] [49] [51]

#### Table 14-494. L4\_TA\_COMPONENT\_L

| Address Offset   | 0x0000 0000                                |                                  |
|------------------|--------------------------------------------|----------------------------------|
| Physical Address | See Table 14-447 to Table 14- Instance 491 | See Table 14-447 to Table 14-491 |
| Description      | Contains a component code and revision.    |                                  |
| Туре             | R                                          |                                  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|-----|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    | CO | DE |    |    |    |    |    |    |    |    |    |    |    |    |    |   | RE | = v |   |   |   |   |   |   |   |

| Bits  | Field Name | Description              | Туре | Reset    |
|-------|------------|--------------------------|------|----------|
| 31:16 | CODE       | Interconnect code.       | R    | See (1). |
| 15:0  | REV        | Component revision code. | R    | See (1). |

<sup>&</sup>lt;sup>(1)</sup> TI Internal Data

### Table 14-495. Register Call Summary for Register L4\_TA\_COMPONENT\_L

#### L4 Interconnects

• L4 Target Agent (L4 TA) Register Summary: [0] [1] [2] [3] [4] [6] [7] [8] [9] [10] [11] [12] [13] [15] [16] [17] [18] [19] [20] [21] [22] [23] [25] [26] [27] [29] [31] [33] [34] [35] [36] [37] [38] [39] [40] [41] [42] [43] [44] [45] [46] [47] [48] [49] [51]



#### Table 14-496. L4\_TA\_CORE\_L

Address Offset 0x0000 0018

Physical Address See Table 14-447 to Table 14- Instance See Table 14-447 to Table 14-

491

**Description** Contains a component code and revision.

Type R

| 3 | 1 30 | 29 | 28 | 27 | 26 | 25 | 24   | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|------|----|----|----|----|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|---|------|-----|---|---|---|---|---|---|---|
|   |      |    |    |    |    | CC | DRE_ | _COI | DE |    |    |    |    |    |    |    |    |    |    |    |    | R | EV_0 | COD | E |   |   |   |   |   |   |

| Bits  | Field Name | Description                  | Type | Reset    |
|-------|------------|------------------------------|------|----------|
| 31:16 | CORE_CODE  | Interconnect core code       | R    | See (1). |
| 15:0  | CORE_REV   | Component revision code code | R    | See (1). |

<sup>(1)</sup> TI Internal Data

# Table 14-497. Register Call Summary for Register L4\_TA\_CORE\_L

#### L4 Interconnects

• L4 Target Agent (L4 TA) Register Summary: [0] [1] [2] [3] [4] [6] [7] [8] [9] [10] [11] [12] [13] [15] [16] [17] [18] [19] [20] [21] [22] [23] [25] [26] [27] [29] [31] [33] [34] [35] [36] [37] [38] [39] [40] [41] [42] [43] [44] [45] [46] [47] [48] [49] [51]

#### Table 14-498. L4\_TA\_CORE\_H

| Address Offset | 0x0000 001C                             |
|----------------|-----------------------------------------|
| Address Offset | 000000000000000000000000000000000000000 |

Physical Address See Table 14-447 to Table 14- Instance See Table 14-447 to Table 14-

491

**Description** Contains a component code and revision.

**Type** R

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8    | 7   | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|-----|---|---|---|---|---|---|
|    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |    |    |    |    | VEN | IDOF | R_C | ODE |   |   |   |   |   |   |

| Bits  | Field Name  | Description               | Type | Reset    |
|-------|-------------|---------------------------|------|----------|
| 31:16 | RESERVED    | Reserved                  | R    | 0x0000   |
| 15:0  | VENDOR_CODE | Vendor revision core code | R    | See (1). |

<sup>(1)</sup> TI Internal Data

#### Table 14-499. Register Call Summary for Register L4\_TA\_CORE\_H

#### L4 Interconnects

• L4 Target Agent (L4 TA) Register Summary: [0] [1] [2] [3] [4] [6] [7] [8] [9] [10] [11] [12] [13] [15] [16] [17] [18] [19] [20] [21] [22] [23] [25] [26] [27] [29] [31] [33] [34] [35] [36] [37] [38] [39] [40] [41] [42] [43] [44] [45] [46] [47] [48] [49] [51]



| Table 14-500. L4_TA_AGENT_CONTROL_L |                                            |                                  |  |  |  |  |  |  |  |  |
|-------------------------------------|--------------------------------------------|----------------------------------|--|--|--|--|--|--|--|--|
| Address Offset                      | 0x0000 0020                                |                                  |  |  |  |  |  |  |  |  |
| Physical Address                    | See Table 14-447 to Table 14- Instance 491 | See Table 14-447 to Table 14-491 |  |  |  |  |  |  |  |  |
| Description                         | Enable error reporting                     |                                  |  |  |  |  |  |  |  |  |
| Туре                                | RW                                         |                                  |  |  |  |  |  |  |  |  |

| 3 | 1 | 30 | 29  | 28   | 27  | 26 | 25 | 24         | 23 | 22 | 21 | 20 | 19 | 18  | 17   | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9           | 8 | 7 | 6 | 5   | 4    | 3   | 2 | 1 | 0         |
|---|---|----|-----|------|-----|----|----|------------|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|-------------|---|---|---|-----|------|-----|---|---|-----------|
|   |   |    | RES | SER\ | /ED |    |    | SERROR_REP |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    | REQ_TIMEOUT |   |   |   | RES | SERV | /ED |   |   | OCP_RESET |

| Bits  | Field Name  | Description                                                                                                                                                                                                                                                                                                                                                   | Туре | Reset |
|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 31:25 | RESERVED    | Read returns 0.                                                                                                                                                                                                                                                                                                                                               | R    | 0x00  |
| 24    | SERROR_REP  | Enable logging of error                                                                                                                                                                                                                                                                                                                                       | R    | 0x0   |
| 23:11 | RESERVED    | Read returns 0.                                                                                                                                                                                                                                                                                                                                               | R    | 0x0   |
| 10:8  | REQ_TIMEOUT | Time-out Bound. Values are: 0 - No time-out 1 - 1x base cycles. 2 - 4x base cycles. 3 - 16x base cycles. 4 - 64x base cycles.                                                                                                                                                                                                                                 | RW   | 0x0   |
| 7:1   | RESERVED    | Read returns 0.                                                                                                                                                                                                                                                                                                                                               | R    | 0x00  |
| 0     | OCP_RESET   | The OCP_RESET field controls the OCP reset signal to the attached core. Setting this bit clears any pending transfers and resets the OCP interface. The bit must be cleared to deassert the OCP reset signal. When the software reset feature is available on a target agent, the target agent OCP must also have a reset signal directed to the target core. | RW   | 0     |

#### Table 14-501. Register Call Summary for Register L4\_TA\_AGENT\_CONTROL\_L

#### L4 Interconnects

- Time-Out: [0] [1] [2] [3] [4]
- Error Recovery: [5] [6]
- Operational Modes Configuration: [7] [8] [9] [10]
- L4 Target Agent (L4 TA) Register Summary: [11] [12] [13] [14] [15] [17] [18] [19] [20] [21] [22] [23] [24] [26] [27] [28] [29] [30] [31] [32] [33] [34] [36] [37] [38] [40] [42] [44] [45] [46] [47] [48] [49] [50] [51] [52] [53] [54] [55] [56] [57] [58] [59] [60] [62]



#### Table 14-502. L4\_TA\_AGENT\_CONTROL\_H

Address Offset 0x0000 0024

Physical Address See Table 14-447 to Table 14- Instance See Table 14-447 to Table 14-

491

**Description** Enable clock power management

Type R

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20  | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9                     | 8         | 7 | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|-----------------------|-----------|---|---|---|-----|-----|---|---|---|
|    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |    | AUTO_WAKEUP_RESP_CODE | EXT_CLOCK |   |   | R | ESE | RVE | D |   |   |

| Bits  | Field Name            | Description                                                                                                | Type | Reset    |
|-------|-----------------------|------------------------------------------------------------------------------------------------------------|------|----------|
| 31:10 | RESERVED              | Read returns 0.                                                                                            | R    | 0x000000 |
| 9     | AUTO_WAKEUP_RESP_CODE |                                                                                                            | R    | 0        |
| 8     | EXT_CLOCK             | When set to 1, the ext_clk_off_i signal on a target agent indicates when the target agent should shut off. | R    | 0        |
| 7:0   | RESERVED              | Read returns 0.                                                                                            | R    | 0x00     |

#### Table 14-503. Register Call Summary for Register L4\_TA\_AGENT\_CONTROL\_H

#### L4 Interconnects

• L4 Target Agent (L4 TA) Register Summary: [0] [1] [2] [3] [4] [6] [7] [8] [9] [10] [11] [12] [13] [15] [16] [17] [18] [19] [20] [21] [22] [23] [25] [26] [27] [29] [31] [33] [34] [35] [36] [37] [38] [39] [40] [41] [42] [43] [44] [45] [46] [47] [48] [49] [51]

### Table 14-504. L4\_TA\_AGENT\_STATUS\_L

 
 Address Offset
 0x0000 0028

 Physical Address
 See Table 14-447 to Table 14-491
 Instance Instance 491
 See Table 14-447 to Table 14-491

**Description** Error reporting

Type R

| 31 | 30 | 29  | 28   | 27  | 26 | 25 | 24     | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16   | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8           | 7 | 6 | 5   | 4   | 3   | 2 | 1 | 0         |
|----|----|-----|------|-----|----|----|--------|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|---|-------------|---|---|-----|-----|-----|---|---|-----------|
|    |    | RES | SER\ | /ED |    |    | SERROR |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |   | REQ_TIMEOUT |   |   | RES | SER | √ED |   |   | OCP_RESET |

| Bits  | Field Name | Description                | Type | Reset  |
|-------|------------|----------------------------|------|--------|
| 31:25 | RESERVED   | Read returns 0.            | R    | 0x00   |
| 24    | SERROR     | Value of OCP SError signal | R    | 0      |
| 23:9  | RESERVED   | Read returns 0.            | R    | 0x0000 |



| Bits | Field Name  | Description                                                                    | Туре        | Reset |
|------|-------------|--------------------------------------------------------------------------------|-------------|-------|
| 8    | REQ_TIMEOUT | Time-out status: 0x0: No request time-out 0x1: A request time-out has occurred | R<br>1toCLR | 0     |
| 7:1  | RESERVED    | Read returns 0.                                                                | R           | 0x00  |
| 0    | OCP_RESET   | L3 Reset                                                                       | R           | 0     |

#### Table 14-505. Register Call Summary for Register L4\_TA\_AGENT\_STATUS\_L

#### L4 Interconnects

- Time-Out: [0] [1]
- Error Recovery: [2]
- Operational Modes Configuration: [3]
- L4 Target Agent (L4 TA) Register Summary: [4] [5] [6] [7] [8] [10] [11] [12] [13] [14] [15] [16] [17] [19] [20] [21] [22] [23] [24] [25] [26] [27] [29] [30] [31] [33] [35] [37] [38] [39] [40] [41] [42] [43] [44] [45] [46] [47] [48] [49] [50] [51] [52] [53] [55]

#### Table 14-506. L4\_TA\_AGENT\_STATUS\_H

| Address Offset          | 0x0000 002C                      |                       |                                  |
|-------------------------|----------------------------------|-----------------------|----------------------------------|
| Physical Address        | See Table 14-447 to Table 14-491 | Instance              | See Table 14-447 to Table 14-491 |
| Description             | Error reporting                  |                       |                                  |
| Туре                    | R                                |                       |                                  |
|                         |                                  |                       |                                  |
| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 10          | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0                  |
|                         | RES                              | ERVED                 |                                  |

| Bits | Field Name | Description    | Type | Reset      |
|------|------------|----------------|------|------------|
| 31:0 | RESERVED   | Read returns 0 | R    | 0x0000 000 |

#### Table 14-507. Register Call Summary for Register L4\_TA\_AGENT\_STATUS\_H

#### L4 Interconnects

• L4 Target Agent (L4 TA) Register Summary: [0] [1] [2] [3] [4] [6] [7] [8] [9] [10] [11] [12] [13] [15] [16] [17] [18] [19] [20] [21] [22] [23] [25] [26] [27] [29] [31] [33] [34] [35] [36] [37] [38] [39] [40] [41] [42] [43] [44] [45] [46] [47] [48] [49] [51]

#### 14.3.5.4 L4 Link Agent (L4 LA)

#### 14.3.5.4.1 L4 Link Agent (L4 LA) Register Summary

Table 14-508 summarizes the L4 LA register mapping.

#### Table 14-508. LA Register Mapping Summary

| Register Name              | Type | Register<br>Width (Bits) | Address Offset | PER1_LA<br>L3_MAIN<br>Physical<br>Address | PER2_LA<br>L3_MAIN<br>Physical<br>Address | PER3_LA<br>L3_MAIN Physical<br>Address |
|----------------------------|------|--------------------------|----------------|-------------------------------------------|-------------------------------------------|----------------------------------------|
| L4_LA_COMPONENT_L          | R    | 32                       | 0x0000 0000    | 0x4800 0800                               | 0x4840 0800                               | 0x4880 0800                            |
| L4_LA_COMPONENT_<br>H      | R    | 32                       | 0x0000 0004    | 0x4800 0804                               | 0x4840 0804                               | 0x4880 0804                            |
| L4_LA_NETWORK_L            | R    | 32                       | 0x0000 0010    | 0x4800 0810                               | 0x4840 0810                               | 0x4880 0810                            |
| L4_LA_NETWORK_H            | R    | 32                       | 0x0000 0014    | 0x4800 0814                               | 0x4840 0814                               | 0x4880 0814                            |
| L4_LA_INITIATOR_INF<br>O_L | R    | 32                       | 0x0000 0018    | 0x4800 0818                               | 0x4840 0818                               | 0x4880 0818                            |
| L4_LA_INITIATOR_INF<br>O_H | R    | 32                       | 0x0000 001C    | 0x4800 081C                               | 0x4840 081C                               | 0x4880 081C                            |



# Table 14-508. LA Register Mapping Summary (continued)

| Register Name                            | Туре | Register<br>Width (Bits) | Address Offset            | PER1_LA<br>L3_MAIN<br>Physical<br>Address | PER2_LA<br>L3_MAIN<br>Physical<br>Address | PER3_LA<br>L3_MAIN Physical<br>Address |
|------------------------------------------|------|--------------------------|---------------------------|-------------------------------------------|-------------------------------------------|----------------------------------------|
| L4_LA_NETWORK_CO<br>NTROL_L              | RW   | 32                       | 0x0000 0020               | 0x4800 0820                               | 0x4840 0820                               | 0x4880 0820                            |
| L4_LA_NETWORK_CO<br>NTROL_H              | RW   | 32                       | 0x0000 0024               | 0x4800 0824                               | 0x4840 0824                               | 0x4880 0824                            |
| L4_LA_FLAG_MASK_j_<br>L <sup>(1)</sup>   | RW   | 32                       | 0x0000 0100 +<br>(0x20*j) | 0x4800 0900 +<br>(0x20*j)                 | 0x4840 0900 +<br>(0x20*j)                 | 0x4880 0900 +<br>(0x20*j)              |
| L4_LA_FLAG_MASK_j_<br>H <sup>(1)</sup>   | RW   | 32                       | 0x0000 0104 +<br>(0x20*j) | 0x4800 0904 +<br>(0x20*j)                 | 0x4840 0904 +<br>(0x20*j)                 | 0x4880 0904 +<br>(0x20*j)              |
| L4_LA_FLAG_STATUS_<br>j_L <sup>(1)</sup> | R    | 32                       | 0x0000 0110 +<br>(0x20*j) | 0x4800 0910 +<br>(0x20*j)                 | 0x4840 0910 +<br>(0x20*j)                 | 0x4880 0910 +<br>(0x20*j)              |
| L4_LA_FLAG_STATUS_<br>j_H <sup>(1)</sup> | R    | 32                       | 0x0000 0114 +<br>(0x20*j) | 0x4800 0914 +<br>(0x20*j)                 | 0x4840 0914 +<br>(0x20*j)                 | 0x4880 0914 +<br>(0x20*j)              |

 $<sup>\</sup>begin{array}{ll} \text{(1)} & j=0 \text{ to 1 for PER1\_LA} \\ j=0 \text{ to 1 for PER2\_LA} \\ j=0 \text{ to 1 for PER3\_LA} \end{array}$ 

#### Table 14-509. LA Register Mapping Summary

| Register Name               | Туре | Register Width (Bits) | Address Offset | CFG_LA L3_MAIN<br>Physical Address | WKUP_LA L3_MAIN<br>Physical Address |
|-----------------------------|------|-----------------------|----------------|------------------------------------|-------------------------------------|
| L4_LA_COMPONENT_L           | R    | 32                    | 0x0000 0000    | 0x4A00 0800                        | 0x4AE0 0800                         |
| L4_LA_COMPONENT_H           | R    | 32                    | 0x0000 0004    | 0x4A00 0804                        | 0x4AE0 0804                         |
| L4_LA_NETWORK_L             | R    | 32                    | 0x0000 0010    | 0x4A00 0810                        | 0x4AE0 0810                         |
| L4_LA_NETWORK_H             | R    | 32                    | 0x0000 0014    | 0x4A00 0814                        | 0x4AE0 0814                         |
| L4_LA_INITIATOR_INFO_L      | R    | 32                    | 0x0000 0018    | 0x4A00 0818                        | 0x4AE0 0818                         |
| L4_LA_INITIATOR_INFO_H      | R    | 32                    | 0x0000 001C    | 0x4A00 081C                        | 0x4AE0 081C                         |
| L4_LA_NETWORK_CONTRO<br>L_L | RW   | 32                    | 0x0000 0020    | 0x4A00 0820                        | 0x4AE0 0820                         |
| L4_LA_NETWORK_CONTRO<br>L_H | RW   | 32                    | 0x0000 0024    | 0x4A00 0824                        | 0x4AE0 0824                         |

# 14.3.5.4.2 L4 Link Agent (L4 LA) Register Description

Table 14-510 through Table 14-535 describe the L4 LA registers.

#### Table 14-510. L4\_LA\_COMPONENT\_L

| Address Offset   | 0x0000 0000                  |                          |                                            |
|------------------|------------------------------|--------------------------|--------------------------------------------|
| Physical Address | 0x4800 0800                  | Instance                 | PER1_LA                                    |
| •                | 0x4840 0800                  |                          | PER2_LA                                    |
|                  | 0x4880 0800                  |                          | PER3 LA                                    |
|                  | 0x4A00 0800                  |                          | CFG LA                                     |
|                  | 0x4AE0 0800                  |                          | WKUP_LA                                    |
| Description      | Contain a component code and | revision, which are used | to identify the hardware of the component. |
| Туре             | R                            |                          |                                            |

| 31 30 29 28 27 2 | 26 25 24 | 23 2 | 22 21 | 20 | 19 18 | 3 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------------------|----------|------|-------|----|-------|------|----|----|----|----|----|----|----|---|----|----|---|---|---|---|---|---|---|
|                  | CC       | ODE  |       |    |       |      |    |    |    |    |    |    |    |   | RI | ΞV |   |   |   |   |   |   |   |



| Bits  | Field Name | Description              | Туре | Reset    |
|-------|------------|--------------------------|------|----------|
| 31:16 | CODE       | Interconnect code.       | R    | See (1). |
| 15:0  | REV        | Component revision code. | R    | See (1). |

<sup>(1)</sup> TI Internal Data

#### Table 14-511. Register Call Summary for Register L4\_LA\_COMPONENT\_L

#### L4 Interconnects

• L4 Link Agent (L4 LA) Register Summary: [0] [1]

#### Table 14-512. L4\_LA\_COMPONENT\_H

| Address Offset   | 0x0000 0004         |                                   |                                            |
|------------------|---------------------|-----------------------------------|--------------------------------------------|
| Physical Address | 0x4800 0804         | Instance                          | PER1_LA                                    |
| •                | 0x4840 0804         |                                   | PER2_LA                                    |
|                  | 0x4880 0804         |                                   | PER3_LA                                    |
|                  | 0x4A00 0804         |                                   | CFG_LA                                     |
|                  | 0x4AE0 0804         |                                   | WKUP_LA                                    |
| Description      | Contain a component | code and revision, which are used | to identify the hardware of the component. |
| Туре             | R                   |                                   |                                            |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description     | Type | Reset        |
|------|------------|-----------------|------|--------------|
| 31:0 | RESERVED   | Read returns 0. | R    | 0x0000 00000 |

#### Table 14-513. Register Call Summary for Register L4\_LA\_COMPONENT\_H

#### L4 Interconnects

• L4 Link Agent (L4 LA) Register Summary: [0] [1]

#### Table 14-514. L4\_LA\_NETWORK\_L

| Address Offset   | 0x0000 0010                                                             |          |                                                    |  |
|------------------|-------------------------------------------------------------------------|----------|----------------------------------------------------|--|
| Physical Address | 0x4800 0810<br>0x4840 0810<br>0x4880 0810<br>0x4A00 0810<br>0x4AE0 0810 | Instance | PER1_LA<br>PER2_LA<br>PER3_LA<br>CFG_LA<br>WKUP_LA |  |
| Description      | Identify the interconnect                                               |          |                                                    |  |
| Туре             | R                                                                       |          |                                                    |  |

| ; | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   |    |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description    | Туре | Reset       |
|------|------------|----------------|------|-------------|
| 31:0 | RESERVED   | Read returns 0 | R    | 0x0000 0000 |

#### Table 14-515. Register Call Summary for Register L4\_LA\_NETWORK\_L

#### L4 Interconnects

• L4 Link Agent (L4 LA) Register Summary: [0] [1]



# Table 14-516. L4\_LA\_NETWORK\_H

| Address Offset   | 0x0000 0014                                                             |          |                                                    |  |
|------------------|-------------------------------------------------------------------------|----------|----------------------------------------------------|--|
| Physical Address | 0x4800 0814<br>0x4840 0814<br>0x4880 0814<br>0x4A00 0814<br>0x4AE0 0814 | Instance | PER1_LA<br>PER2_LA<br>PER3_LA<br>CFG_LA<br>WKUP_LA |  |
| Description      | Identify the interconnect                                               |          |                                                    |  |
| Туре             | R                                                                       |          |                                                    |  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | II | )  |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description                                         | Туре | Reset      |
|------|------------|-----------------------------------------------------|------|------------|
| 31:0 | ID         | The ID field uniquely identifies this interconnect. | R    | 0x00000000 |

# Table 14-517. Register Call Summary for Register L4\_LA\_NETWORK\_H

L4 Interconnects

• L4 Link Agent (L4 LA) Register Summary: [0] [1]

# Table 14-518. L4\_LA\_INITIATOR\_INFO\_L

| Address Offset   | 0x0000 0018                                                             |                 |                                                    |  |
|------------------|-------------------------------------------------------------------------|-----------------|----------------------------------------------------|--|
| Physical Address | 0x4800 0818<br>0x4840 0818<br>0x4880 0818<br>0x4A00 0818<br>0x4AE0 0818 | Instance        | PER1_LA<br>PER2_LA<br>PER3_LA<br>CFG_LA<br>WKUP_LA |  |
| Description Type | Contain initiator subsyst                                               | em information. |                                                    |  |

| 31 30 29 28 | 27 | 26          | 25     | 24 | 23 | 22 | 21  | 20   | 19  | 18   | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|-------------|----|-------------|--------|----|----|----|-----|------|-----|------|----|----|----|----|----|----|----|-----|-----|---|---|---|---|---|---|-----|-----|---|
| RESERVED    |    | PROT GROUPS | )<br>) |    |    | N  | UMB | BER_ | REG | SION | S  |    |    |    |    |    | R  | ESE | RVE | D |   |   |   |   | S | EGM | ENT | S |

| Bits  | Field Name     | Description                                                                                                                                                             | Туре | Reset            |
|-------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|
| 31:28 | RESERVED       | Read returns 0.                                                                                                                                                         | R    | 0x0              |
| 27:24 | PROT_GROUPS    | Number of protection group of in the current L4 0x0: No protection group 0x1: 1 protection group 0x2: 2 protection groups 0x8: 8 protection groups 0x9 to 0xF: Reserved | R    | see Table 14-520 |
| 23:16 | NUMBER_REGIONS | Number of regions in the current L4 0x0: Reserved 0x1: 1 region 0x2: 2 regions Max regions +1 to 0xFF: Reserved, maximum regions is listed in Table 14-520              | R    | see Table 14-520 |
| 15:4  | RESERVED       | Read returns 0.                                                                                                                                                         | R    | 0x000            |



| Bits | Field Name | Description                                                                                | Туре | Reset            |
|------|------------|--------------------------------------------------------------------------------------------|------|------------------|
| 3:0  | SEGMENTS   | Number of segments in the current L4<br>0x0: Reserved<br>0x1: 1 segment<br>0x2: 2 segments | R    | see Table 14-520 |
|      |            | 0x8: 8 segments                                                                            |      |                  |

# Table 14-519. Register Call Summary for Register L4\_LA\_INITIATOR\_INFO\_L

#### L4 Interconnects

• L4 Link Agent (L4 LA) Register Summary: [0] [1]

#### Table 14-520. Reset value for L4\_LA\_INITIATOR\_INFO\_L

| Field Name         | L4 PER1 | L4 PER2 | L4 PER3 | L4 CFG | L4 WKUP |
|--------------------|---------|---------|---------|--------|---------|
| PROT_GROUPS        | 0x8     | 0x8     | 0x8     | 0x8    | 0x8     |
| NUMBER_REGIO<br>NS | 0x55    | 0x3F    | 0x61    | 0x81   | 0x2C    |
| SEGMENTS           | 0x2     | 0x1     | 0x1     | 0x3    | 0x4     |

#### Table 14-521. L4\_LA\_INITIATOR\_INFO\_H

| Address Offset   | 0x0000 001C                                                             |                 |                                                    |  |
|------------------|-------------------------------------------------------------------------|-----------------|----------------------------------------------------|--|
| Physical Address | 0x4800 081C<br>0x4840 081C<br>0x4880 081C<br>0x4A00 081C<br>0x4AE0 081C | Instance        | PER1_LA<br>PER2_LA<br>PER3_LA<br>CFG_LA<br>WKUP_LA |  |
| Description      | Contain initiator subsyst                                               | em information. |                                                    |  |
| Туре             | R                                                                       |                 |                                                    |  |

| 3 | 31 | 30 | 29 | 28 | 27 | 26  | 25  | 24  | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15       | 14 | 13           | 12 | 11       | 10 | 9                   | 8 | 7         | 6 | 5 | 4  | 3   | 2   | 1  | 0 |
|---|----|----|----|----|----|-----|-----|-----|----|----|----|----|----|----|-----|----|----------|----|--------------|----|----------|----|---------------------|---|-----------|---|---|----|-----|-----|----|---|
|   |    |    |    |    |    | RES | SER | VED |    |    |    |    |    | TH | REA | DS | RESERVED |    | CONNID_WIDTH |    | RESERVED |    | BYTE_DATA_WIDTH_EXP |   | UB/\dasad | > |   | AD | DR_ | WID | TH |   |

| Bits  | Field Name   | Description                                                                                                                                                                    | Type | Reset            |
|-------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|
| 31:19 | RESERVED     | Read returns 0.                                                                                                                                                                | R    | 0x0000           |
| 18:16 | THREADS      | The THREADS field specifies the number of initiator threads connected to the interconnect. The field contains read-only configuration information for the initiator subsystem. | R    | see Table 14-523 |
| 15    | RESERVED     | Read returns 0.                                                                                                                                                                | R    | 0                |
| 14:12 | CONNID_WIDTH | The initiator subsystem ConnID width. The CONNID_WIDTH field contains read-only configuration information for the initiator subsystem.                                         | R    | see Table 14-523 |
| 11    | RESERVED     | Read returns 0.                                                                                                                                                                | R    | 0                |



| Bits | Field Name          | Description                                                                                                                                                                                                                             | Type | Reset            |
|------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|
| 10:8 | BYTE_DATA_WIDTH_EXP | This field specifies the initiator subsystem data width.The BYTE_DATA_WIDTH_EXP field contains read-only configuration information for the initiator subsystem. 0x1: 16-bit data width is specified 0x2: 32-bit data width is specified | R    | see Table 14-523 |
| 7:6  | RESERVED            | Read returns 0.                                                                                                                                                                                                                         | R    | 0x0              |
| 5:0  | ADDR_WIDTH          | This field specifies the initiator subsystem address width.<br>The ADDR_WIDTH field contains read-only configuration information for the initiator subsystem.                                                                           | R    | see Table 14-523 |

# Table 14-522. Register Call Summary for Register L4\_LA\_INITIATOR\_INFO\_H

L4 Interconnects

• L4 Link Agent (L4 LA) Register Summary: [0] [1]

# Table 14-523. Reset value for L4\_LA\_INITIATOR\_INFO\_H

| Field Name              | L4 PER1 | L4 PER2 | L4 PER3 | L4 CFG | L4 WKUP |
|-------------------------|---------|---------|---------|--------|---------|
| THREADS                 | 0x4     | 0x3     | 0x3     | 0x1    | 0x1     |
| CONNID_WIDTH            | 0x4     | 0x4     | 0x5     | 0x4    | 0x4     |
| BYTE_DATA_WIDT<br>H_EXP | 0x2     | 0x2     | 0x2     | 0x2    | 0x2     |
| ADDR_WIDTH              | 0x18    | 0x18    | 0x18    | 0x18   | 0x15    |

# Table 14-524. L4\_LA\_NETWORK\_CONTROL\_L

| Address Offset   | 0x0000 0020                                                             |                       |                                                    |  |
|------------------|-------------------------------------------------------------------------|-----------------------|----------------------------------------------------|--|
| Physical Address | 0x4800 0820<br>0x4840 0820<br>0x4880 0820<br>0x4A00 0820<br>0x4AE0 0820 | Instance              | PER1_LA<br>PER2_LA<br>PER3_LA<br>CFG_LA<br>WKUP_LA |  |
| Description      | Control interconnect mir                                                | nimum timeout values. |                                                    |  |
| Туре             | RW                                                                      |                       |                                                    |  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21   | 20  | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9            | 8 | 7 | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|-----|------|-----|----|----|----|----|----|----|----|----|----|----|--------------|---|---|---|---|-----|-----|---|---|---|
|    |    |    |    |    |    |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    |    |    |    |    | TIMEOUT_BASE |   |   |   | R | ESE | RVE | D |   |   |

| Bits  | Field Name   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Туре | Reset    |
|-------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|
| 31:11 | RESERVED     | Read returns 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R    | 0x000000 |
| 10:8  | TIMEOUT_BASE | The TIMEOUT_BASE field indicates the time-out period (that is, base cycles) for the highest frequency time-base signal sent from the L4 initiator subsystem to all target agents that have time-out enabled. Values for the field are:  0 - Time-out disabled  1 - L4 interconnect clock cycles divided by 64  2 - L4 interconnect clock cycles divided by 256  3 - L4 interconnect clock cycles divided by 1024  4 - L4 interconnect clock cycles divided by 4096 | RW   | 0x4      |
| 7:0   | RESERVED     | Read returns 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R    | 0x00     |



# Table 14-525. Register Call Summary for Register L4\_LA\_NETWORK\_CONTROL\_L

#### L4 Interconnects

- Time-Out: [0] [1] [2]
- Operational Modes Configuration: [3] [4]
- L4 Link Agent (L4 LA) Register Summary: [5] [6]

### Table 14-526. L4\_LA\_NETWORK\_CONTROL\_H

| Address Offset   | 0x0000 0024                                                             |                   |                                                    |  |
|------------------|-------------------------------------------------------------------------|-------------------|----------------------------------------------------|--|
| Physical Address | 0x4800 0824<br>0x4840 0824<br>0x4880 0824<br>0x4A00 0824<br>0x4AE0 0824 | Instance          | PER1_LA<br>PER2_LA<br>PER3_LA<br>CFG_LA<br>WKUP_LA |  |
| Description      | Control interconnect glo                                                | bal power control |                                                    |  |
| Туре             | RW                                                                      |                   |                                                    |  |

| 3 | 31 | 30 | 29  | 28   | 27  | 26 | 25 | 24                 | 23 | 22       | 21 | 20          | 19 | 18 | 17 | 16 | 15  | 14   | 13  | 12 | 11 | 10 | 9 | 8         | 7 | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|---|----|----|-----|------|-----|----|----|--------------------|----|----------|----|-------------|----|----|----|----|-----|------|-----|----|----|----|---|-----------|---|---|---|-----|-----|---|---|---|
|   |    |    | RES | SER\ | /ED |    |    | CLOCK_GATE_DISABLE |    | RESERVED |    | THREAD0_PRI |    |    |    |    | RES | SER\ | /ED |    |    |    |   | EXT_CLOCK |   |   | R | ESE | RVE | D |   |   |

| Bits  | Field Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Туре | Reset |
|-------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 31:25 | RESERVED           | Read returns 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R    | 0x00  |
| 24    | CLOCK_GATE_DISABLE | When set to 1 this field disables all clock gating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RW   | 0     |
| 23:21 | RESERVED           | Read returns 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R    | 0x0   |
| 20    | THREAD0_PRI        | Sets thread priority. If the field is set to 0, the default, all initiator threads are treated the same. Setting the THREAD0_PRI field to 1 assigns a higher arbitration priority to thread 0 of the first initiator OCP interface. To avoid starvation, arbitration is imposed by the initiator subsystem. When multiple requests from different initiator threads are dispatched to targets simultaneously, the oldest request is dispatched first. If thread 0 is assigned a higher priority, a request on thread 0 always wins arbitration. Assigning thread 0 of the first initiator OCP the highest priority on a request or response can result in the starvation of other threads. | R    | 1     |
| 19:9  | RESERVED           | Read returns 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R    | 0x000 |
| 8     | EXT_CLOCK          | Global external clock control. When set to 1, the ext_clk_off_i signal on the initiator subsystem instructs the entire L4 to shut off.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R    | 1     |
| 7:0   | RESERVED           | Read returns 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R    | 0x00  |

# Table 14-527. Register Call Summary for Register L4\_LA\_NETWORK\_CONTROL\_H

#### L4 Interconnects

• L4 Link Agent (L4 LA) Register Summary: [0] [1]



Type

www.ti.com L4 Interconnects

#### Table 14-528. L4\_LA\_FLAG\_MASK\_j\_L

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESERVED MASK

| Bits | Field Name | Description                      | Туре | Reset       |
|------|------------|----------------------------------|------|-------------|
| 31:4 | RESERVED   | Read returns 0                   | R    | 0x0000 0000 |
| 3:0  | MASK       | Number of input sideband signals | RW   | 0xF         |

# Table 14-529. Register Call Summary for Register L4\_LA\_FLAG\_MASK\_j\_L

L4 Interconnects

• L4 Link Agent (L4 LA) Register Summary: [0]

RW

### Table 14-530. Reset Value for L4\_LA\_FLAG\_MASK\_j\_L

| Initiator | Bit Field (MASK) | Reset |
|-----------|------------------|-------|
| L4_PER1   | [3:0]            | 0xF   |
| L4_PER2   | [2:0]            | 0x7   |
| L4_PER3   | [2:0]            | 0x7   |

# Table 14-531. L4\_LA\_FLAG\_MASK\_j\_H

| Туре             | R                                    |                               |
|------------------|--------------------------------------|-------------------------------|
| Description      | Status of composite sideband flag(0) |                               |
| Physical Address | 0x4800 0904 + (0x20*j)               | PER1_LA<br>PER2_LA<br>PER3_LA |
| Address Offset   | 0x0000 0104 + (0x20*j)               |                               |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESERVED

| Bits | Field Name | Description    | Туре | Reset       |
|------|------------|----------------|------|-------------|
| 31:0 | RESERVED   | Read returns 0 | R    | 0x0000 0000 |

#### Table 14-532. Register Call Summary for Register L4\_LA\_FLAG\_MASK\_j\_H

L4 Interconnects

• L4 Link Agent (L4 LA) Register Summary: [0]

#### Table 14-533. L4\_LA\_FLAG\_STATUS\_j\_L

| Address Offset   | 0x0000 0110 + (0x20*j)                                                     |          |                               |  |
|------------------|----------------------------------------------------------------------------|----------|-------------------------------|--|
| Physical Address | 0x4800 0910 + (0x20*j)<br>0x4840 0910 + (0x20*j)<br>0x4880 0910 + (0x20*j) | Instance | PER1_LA<br>PER2_LA<br>PER3_LA |  |



# Table 14-533. L4\_LA\_FLAG\_STATUS\_j\_L (continued)

| Description | Mask of composite sideband flag(1) |
|-------------|------------------------------------|
| Туре        | RW                                 |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|-----|---|
|    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |   |   |   |   |   |   |   | STA | гus | i |

| Bits | Field Name | Description                      | Type | Reset       |
|------|------------|----------------------------------|------|-------------|
| 31:4 | RESERVED   | Read returns 0                   | R    | 0x0000 0000 |
| 3:0  | STATUS     | Status of input sideband signals | RW   | 0x0         |

# Table 14-534. Register Call Summary for Register L4\_LA\_FLAG\_STATUS\_j\_L

L4 Interconnects

• L4 Link Agent (L4 LA) Register Summary: [0]

# Table 14-535. L4\_LA\_FLAG\_STATUS\_j\_H

| Address Offset   | 0x0000 0114 + (0x20*j)               |                               |
|------------------|--------------------------------------|-------------------------------|
| Physical Address | 0x4800 0914 + (0x20*j)               | PER1_LA<br>PER2_LA<br>PER3_LA |
| Description      | Status of composite sideband flag(1) |                               |
| Туре             | R                                    |                               |

| 3 | 31       | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   | RESERVED |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description    | Туре | Reset                   |
|------|------------|----------------|------|-------------------------|
| 31:0 | RESERVED   | Read returns 0 | R    | 0x000 0000 0000<br>0000 |

## Table 14-536. Register Call Summary for Register L4\_LA\_FLAG\_STATUS\_j\_H

L4 Interconnects

• L4 Link Agent (L4 LA) Register Summary: [0]

### 14.3.5.5 L4 Address Protection (L4 AP)

# 14.3.5.5.1 L4 Address Protection (L4 AP) Register Summary

Table 14-537 and Table 14-538 summarizes the L4 AP register mapping.

# Table 14-537. L4 AP Register Summary

| Register Name     | Type | Register<br>Width<br>(Bits) | Address Offset | PER1_AP<br>Physical Address | PER2_AP<br>Physical Address | PER3_AP<br>Physical Address |
|-------------------|------|-----------------------------|----------------|-----------------------------|-----------------------------|-----------------------------|
| L4_AP_COMPONENT_L | R    | 32                          | 0x0000 0000    | 0x4800 0 000                | 0x4840 0 000                | 0x4880 0 000                |
| L4_AP_COMPONENT_H | R    | 32                          | 0x0000 0004    | 0x4800 0004                 | 0x4840 0004                 | 0x4880 0004                 |



# Table 14-537. L4 AP Register Summary (continued)

| Register Name                                   | Туре | Register<br>Width<br>(Bits) | Address Offset            | PER1_AP<br>Physical Address | PER2_AP<br>Physical Address | PER3_AP<br>Physical Address |
|-------------------------------------------------|------|-----------------------------|---------------------------|-----------------------------|-----------------------------|-----------------------------|
| L4_AP_SEGMENT_i_L (1)                           | RW   | 32                          | 0x0000 0100 +<br>(0x08*i) | 0x4800 0100 +<br>(0x08*i)   | 0x4840 0100 +<br>(0x08*i)   | 0x4880 0100 +<br>(0x08*i)   |
| L4_AP_SEGMENT_i_H (1)                           | RW   | 32                          | 0x0000 0104 +<br>(0x08*i) | 0x4800 0104 +<br>(0x08*i)   | 0x4840 0104 +<br>(0x08*i)   | 0x4880 0104 +<br>(0x08*i)   |
| L4_AP_PROT_GROUP_MEMBERS_<br>k_L (2)            | R    | 32                          | 0x0000 0200 +<br>(0x08*k) | 0x4800 0200 +<br>(0x08*k)   | 0x4840 0200 +<br>(0x08*k)   | 0x4880 0200 +<br>(0x08*k)   |
| L4_AP_PROT_GROUP_MEMBERS_<br>k_H <sup>(2)</sup> | R    | 32                          | 0x0000 0204 +<br>(0x08*k) | 0x4800 0204 +<br>(0x08*k)   | 0x4840 0204 +<br>(0x08*k)   | 0x4880 0204 +<br>(0x08*k)   |
| L4_AP_PROT_GROUP_ROLES_k_L (2)                  | R    | 32                          | 0x0000 0280 +<br>(0x08*k) | 0x4800 0280 +<br>(0x08*k)   | 0x4840 0280 +<br>(0x08*k)   | 0x4880 0280 +<br>(0x08*k)   |
| L4_AP_PROT_GROUP_ROLES_k_H                      | R    | 32                          | 0x0000 0284 +<br>(0x08*k) | 0x4800 0284 +<br>(0x08*k)   | 0x4840 0284 +<br>(0x08*k)   | 0x4880 0284 +<br>(0x08*k)   |
| L4_AP_REGION_I_L (3)                            | RW   | 32                          | 0x0000 0300 +<br>(0x08*I) | 0x4800 0300 +<br>(0x08*I)   | 0x4840 0300 +<br>(0x08*I)   | 0x4880 0300 +<br>(0x08*I)   |
| L4_AP_REGION_I_H (3)                            | RW   | 32                          | 0x0000 0304 +<br>(0x08*I) | 0x4800 0304 +<br>(0x08*I)   | 0x4840 0304 +<br>(0x08*I)   | 0x4880 0304 +<br>(0x08*I)   |

i = 0 to 1 for PER1\_AP

# Table 14-538. L4 AP Register Summary

| Register Name                    | Туре | Register<br>Width (Bits) | Address Offset            | CFG_AP Physical<br>Address | WKUP_AP Physical<br>Address |
|----------------------------------|------|--------------------------|---------------------------|----------------------------|-----------------------------|
| L4_AP_COMPONENT_L                | R    | 32                       | 0x0000 0000               | 0x4A00 0 000               | 0x4AE0 0 000                |
| L4_AP_COMPONENT_H                | R    | 32                       | 0x0000 0004               | 0x4A00 0004                | 0x4AE0 0004                 |
| L4_AP_SEGMENT_i_L (1)            | RW   | 32                       | 0x0000 0100 +<br>(0x08*i) | 0x4A00 0100 +<br>(0x08*i)  | 0x4AE0 0100 +<br>(0x08*i)   |
| L4_AP_SEGMENT_i_H (1)            | RW   | 32                       | 0x0000 0104 +<br>(0x08*i) | 0x4A00 0104 +<br>(0x08*i)  | 0x4AE0 0104 +<br>(0x08*i)   |
| L4_AP_PROT_GROUP_MEMBERS_k_L (2) | R    | 32                       | 0x0000 0200 +<br>(0x08*k) | 0x4A00 0200 +<br>(0x08*k)  | 0x4AE0 0200 +<br>(0x08*k)   |
| L4_AP_PROT_GROUP_MEMBERS_k_H     | R    | 32                       | 0x0000 0204 +<br>(0x08*k) | 0x4A00 0204 +<br>(0x08*k)  | 0x4AE0 0204 +<br>(0x08*k)   |
| L4_AP_PROT_GROUP_ROLES_k_L (2)   | R    | 32                       | 0x0000 0280 +<br>(0x08*k) | 0x4A00 0280 +<br>(0x08*k)  | 0x4AE0 0280 +<br>(0x08*k)   |
| L4_AP_PROT_GROUP_ROLES_k_H (2)   | R    | 32                       | 0x0000 0284 +<br>(0x08*k) | 0x4A00 0284 +<br>(0x08*k)  | 0x4AE0 0284 +<br>(0x08*k)   |
| L4_AP_REGION_I_L (3)             | RW   | 32                       | 0x0000 0300 +<br>(0x08*I) | 0x4A00 0300 +<br>(0x08*I)  | 0x4AE0 0300 +<br>(0x08*I)   |
| L4_AP_REGION_I_H (3)             | RW   | 32                       | 0x0000 0304 +<br>(0x08*I) | 0x4A00 0304 +<br>(0x08*I)  | 0x4AE0 0304 +<br>(0x08*I)   |

i = 0 to 1 for PER1\_AP

i = 0 for PER2\_AP

i = 0 for PER3\_AP

k = 0 to 7 for PER1\_AP

k = 0 to 7 for PER2\_AP k = 0 to 7 for PER3\_AP

I = 0 to 84 for PER1\_AP

I = 0 to 62 for PER2\_AP

I = 0 to 96 forPER3\_AP

i = 0 for PER2\_AP

i = 0 for PER3\_AP

k = 0 to 7 for PER1\_AP

k = 0 to 7 for PER2\_AP

k = 0 to 7 for PER3\_AP

I = 0 to 84 for PER1\_AP I = 0 to 62 for PER2\_AP

I = 0 to 96 for PER3\_AP



# 14.3.5.5.2 L4 Address Protection (L4 AP) Register Description

Table 14-539 through Table 14-564 describe the L4 AP registers.

# Table 14-539. L4\_AP\_COMPONENT\_L

| Address Offset   | 0x000                   |                        |                                                       |
|------------------|-------------------------|------------------------|-------------------------------------------------------|
| Physical Address | 0x4800 0 000            | Instance               | PER1_AP                                               |
| -                | 0x4840 0 000            |                        | PER2_AP                                               |
|                  | 0x4880 0 000            |                        | PER3 AP                                               |
|                  | 0x4A00 0 000            |                        | CFG AP                                                |
|                  | 0x4AE0 0 000            |                        | WKUP_AP                                               |
| Description      | Contains a component co | de and revision, which | n are used to identify the hardware of the component. |
| Туре             | R                       |                        |                                                       |

| 31   | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| CODE |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | RI | ΕV |    |   |   |   |   |   |   |   |   |   |   |

| Bits  | Field Name | Description             | Туре             | Reset    |
|-------|------------|-------------------------|------------------|----------|
| 31:16 | CODE       | Interconnect code       | R                | See (1). |
| 15:0  | REV        | Component revision code | R <sup>(2)</sup> | See (1). |

<sup>(1)</sup> TI Internal Data

# Table 14-540. Register Call Summary for Register L4\_AP\_COMPONENT\_L

#### L4 Interconnects

• L4 Address Protection (L4 AP) Register Summary: [0] [1]

# Table 14-541. L4\_AP\_COMPONENT\_H

| 0x004              |                                                                                               |                                                       |                                                                                                                                                                                                                |
|--------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x4800 0004        | Instance                                                                                      | PER1_AP                                               |                                                                                                                                                                                                                |
|                    |                                                                                               | _                                                     |                                                                                                                                                                                                                |
|                    |                                                                                               | <u>-</u>                                              |                                                                                                                                                                                                                |
| 0x4AE0 0004        |                                                                                               | WKUP_AP                                               |                                                                                                                                                                                                                |
| Contains a compone | nt code and revision, whic                                                                    | h are used to identify the hardware of the component. |                                                                                                                                                                                                                |
| R                  |                                                                                               |                                                       |                                                                                                                                                                                                                |
|                    | 0x4800 0004<br>0x4840 0004<br>0x4880 0004<br>0x4A00 0004<br>0x4AE0 0004<br>Contains a compone | 0x4800 0004                                           | 0x4800 0004 Instance PER1_AP 0x4840 0004 PER2_AP 0x4880 0004 PER3_AP 0x4A00 0004 CFG_AP 0x4AE0 0004 WKUP_AP  Contains a component code and revision, which are used to identify the hardware of the component. |

| 31 | 30       | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | RESERVED |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description    | Туре | Reset       |
|------|------------|----------------|------|-------------|
| 31:0 | RESERVED   | Read returns 0 | R    | 0x0000 0000 |

### Table 14-542. Register Call Summary for Register L4\_AP\_COMPONENT\_H

#### L4 Interconnects

• L4 Address Protection (L4 AP) Register Summary: [0] [1]

<sup>(2)</sup> For L4\_PER1 and L4\_WKUP, when k = 2 to 7 the access type of CONNID\_BIT\_VECTOR is RW. For L4\_PER2, L4\_PER3 and L4\_CFG, when k = 1 to 7 the access type of CONNID\_BIT\_VECTOR is RW.



# Table 14-543. L4\_AP\_SEGMENT\_i\_L

**Description** Define the base address of each segments

Type RW

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

BASE

| Bits | Field Name | Description                                                         | Type | Reset            |
|------|------------|---------------------------------------------------------------------|------|------------------|
| 31:0 | BASE       | The base address of the segment (with 0s from bit 0 to bit SIZE-1). | R    | see Table 14-547 |

# Table 14-544. Register Call Summary for Register L4\_AP\_SEGMENT\_i\_L

#### L4 Interconnects

- L4 Firewall Address and Protection Register Settings: [0]
- L4 Address Protection (L4 AP) Register Summary: [1] [2]

#### Table 14-545. L4\_AP\_SEGMENT\_i\_H

| Address Offset   | 0x104 + (0x08*i)                                                                                                               | Index    |                                                    |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------|--|
| Physical Address | 0x4800 0104 + (0x08*i)<br>0x4840 0104 + (0x08*i)<br>0x4880 0104 + (0x08*i)<br>0x4A00 0104 + (0x08*i)<br>0x4AE0 0104 + (0x08*i) | Instance | PER1_AP<br>PER2_AP<br>PER3_AP<br>CFG_AP<br>WKUP_AP |  |
| Description      | Define the size of each seg                                                                                                    | gments   |                                                    |  |
| Туре             | RW                                                                                                                             |          |                                                    |  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|------|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    | Re | serv | ed |    |    |    |    |    |    |    |   |   |   |   |   |   |   | SIZE |   |   |

| Bits | Field Name | Description                                                                                                                    | Туре | Reset            |
|------|------------|--------------------------------------------------------------------------------------------------------------------------------|------|------------------|
| 31:5 | RESERVED   | Read returns 0.                                                                                                                | R    | 0x0000000        |
| 4:0  | SIZE       | Segment size is a power of 2, where 2 <sup>SIZE</sup> is the byte size of a segment (all segment registers use the same size). | R    | see Table 14-547 |

# Table 14-546. Register Call Summary for Register L4\_AP\_SEGMENT\_i\_H

#### L4 Interconnects

- L4 Firewall Address and Protection Register Settings: [0]
- L4 Address Protection (L4 AP) Register Summary: [1] [2]

# Table 14-547. Reset Value for L4\_AP\_SEGMENT\_i

| i | L4 I           | PER1 | L4 P           | ER2  | L4 I           | PER3 | L4 (           | CFG  | L4 W           | KUP  |
|---|----------------|------|----------------|------|----------------|------|----------------|------|----------------|------|
|   | BASE           | SIZE |
| 0 | 0x0000<br>0000 | 0x15 | 0x0000<br>0000 | 0x16 | 0x0000<br>0000 | 0x15 | 0x0000<br>0000 | 0x14 | 0x0000<br>0000 | 0x10 |
| 1 | 0x0020<br>0000 | 0x15 | -              | -    | -              | -    | 0x0010<br>0000 | 0x14 | 0x0001<br>0000 | 0x10 |



### Table 14-547. Reset Value for L4\_AP\_SEGMENT\_i (continued)

| i | L4 I | PER1 | L4 P | ER2  | L4   | PER3 | L4 (           | CFG  | L4 W           | KUP  |
|---|------|------|------|------|------|------|----------------|------|----------------|------|
|   | BASE | SIZE | BASE | SIZE | BASE | SIZE | BASE           | SIZE | BASE           | SIZE |
| 2 | -    | -    | -    | -    | -    | -    | 0x0020<br>0000 | 0x14 | 0x0002<br>0000 | 0x10 |
| 3 | -    | -    | -    | -    | -    | -    | -              | -    | 0x0003<br>0000 | 0x10 |

# Table 14-548. L4\_AP\_PROT\_GROUP\_MEMBERS\_k\_L

| Address Offset   | 0x200 + (0x08*k)                                                                                                               | Index                |                                                    |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------|--|
| Physical Address | 0x4800 0200 + (0x08*k)<br>0x4840 0200 + (0x08*k)<br>0x4880 0200 + (0x08*k)<br>0x4A00 0200 + (0x08*k)<br>0x4AE0 0200 + (0x08*k) | Instance             | PER1_AP<br>PER2_AP<br>PER3_AP<br>CFG_AP<br>WKUP_AP |  |
| Description      | Define ConnID bit vectors for                                                                                                  | or a protection grou | p.                                                 |  |
| Туре             | R                                                                                                                              |                      |                                                    |  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8    | 7   | 6   | 5  | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|-----|-----|----|---|---|---|---|---|
|    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |    |    |    | СО | NNI | D_BI | T_V | ECT | OR |   |   |   |   |   |

| Bits  | Field Name        | Description                                                               | Type             | Reset         |
|-------|-------------------|---------------------------------------------------------------------------|------------------|---------------|
| 31:16 | RESERVED          | Reserved                                                                  | R                | 0x00000000000 |
| 15:0  | CONNID_BIT_VECTOR | Specifies protection group members N is 2**W, where W is the connID width | R <sup>(1)</sup> | 0xFFFF        |

<sup>(1)</sup> For L4\_PER1 and L4\_WKUP, when k = 2 to 7 the access type of CONNID\_BIT\_VECTOR is RW. For L4\_PER2, L4\_PER3 and L4\_CFG, when k = 1 to 7 the access type of CONNID\_BIT\_VECTOR is RW.

#### Table 14-549. Register Call Summary for Register L4\_AP\_PROT\_GROUP\_MEMBERS\_k\_L

#### L4 Interconnects

- Protection Group: [0] [1] [2] [3] [4] [5] [6]
- L4 Firewall Address and Protection Register Settings: [7]
- Operational Modes Configuration: [8]
- L4 Address Protection (L4 AP) Register Summary: [9] [10]

# Table 14-550. L4\_AP\_PROT\_GROUP\_MEMBERS\_k\_H

| Address Offset   | 0x204 + (0x08*k)                                                                                                               | Index                |                                                    |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------|--|
| Physical Address | 0x4800 0204 + (0x08*k)<br>0x4840 0204 + (0x08*k)<br>0x4880 0204 + (0x08*k)<br>0x4A00 0204 + (0x08*k)<br>0x4AE0 0204 + (0x08*k) | Instance             | PER1_AP<br>PER2_AP<br>PER3_AP<br>CFG_AP<br>WKUP_AP |  |
| Description      | Define ConnID bit vectors for                                                                                                  | or a protection grou | p.                                                 |  |
| Туре             | R                                                                                                                              |                      |                                                    |  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description      | Type | Reset       |
|------|------------|------------------|------|-------------|
| 31:0 | RESERVED   | Read returns 0's | R    | 0x0000 0000 |



# Table 14-551. Register Call Summary for Register L4\_AP\_PROT\_GROUP\_MEMBERS\_k\_H

#### L4 Interconnects

- Protection Group: [0] [1] [2] [3] [4] [5] [6]
- L4 Address Protection (L4 AP) Register Summary: [7] [8]

# Table 14-552. L4\_AP\_PROT\_GROUP\_ROLES\_k\_L

| Address Offset   | 0x200 + (0x08*k)                                                                                                               | Index                |                                                    |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------|--|
| Physical Address | 0x4800 0280 + (0x08*k)<br>0x4840 0280 + (0x08*k)<br>0x4880 0280 + (0x08*k)<br>0x4A00 0280 + (0x08*k)<br>0x4AE0 0280 + (0x08*k) | Instance             | PER1_AP<br>PER2_AP<br>PER3_AP<br>CFG_AP<br>WKUP_AP |  |
| Description      | Define MReqInfo bit vectors                                                                                                    | s for a protection g | oup.                                               |  |
| Туре             | R                                                                                                                              |                      |                                                    |  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | ENA | BLE |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description                                                                                                                | Туре | Reset  |
|------|------------|----------------------------------------------------------------------------------------------------------------------------|------|--------|
| 31:0 | ENABLE     | Enabled bits N is 2**W, where W (W is less than or equal to 6) is the number of MReqInfo bits configured for role checking | R    | 0xFFFF |

# Table 14-553. Register Call Summary for Register L4\_AP\_PROT\_GROUP\_ROLES\_k\_L

#### L4 Interconnects

- Protection Group: [0] [1] [2] [3] [4] [5] [6] [7]
- L4 Firewall Address and Protection Register Settings: [8]
- Operational Modes Configuration: [9]
- L4 Address Protection (L4 AP) Register Summary: [10] [11]

#### Table 14-554. Reset Value for L4\_AP\_PROT\_GROUP\_ROLES\_k

|   | L4_  | _PER                       | L    | 4_CFG                      | L4_\ | WKUP                       |
|---|------|----------------------------|------|----------------------------|------|----------------------------|
| k | Туре | Reset Value                | Туре | Reset Value                | Туре | Reset value                |
| 0 | R    | 0xFFFF FFFF <sup>(1)</sup> | R    | 0xFFFF FFFF <sup>(1)</sup> | R    | 0xFFFF FFFF <sup>(1)</sup> |
| 1 | R    | 0xFFFF FFFF <sup>(1)</sup> | R    | 0xFFFF FFFF <sup>(1)</sup> | R    | 0xFFFF FFFF <sup>(1)</sup> |
| 2 | R    | 0xFFFF FFFF <sup>(1)</sup> | R    | 0xFFFF FFFF <sup>(1)</sup> | R    | 0xFFFF FFFF <sup>(1)</sup> |
| 3 | RW   | 0xFFFF FFFF                | R    | 0xFFFF FFFF <sup>(1)</sup> | R    | 0xFFFF FFFF <sup>(1)</sup> |
| 4 | RW   | 0xFFFF FFFF                | R    | 0xFFFF FFFF <sup>(1)</sup> | R    | 0xFFFF FFFF <sup>(1)</sup> |
| 5 | RW   | 0xFFFF FFFF                | RW   | 0xFFFF FFFF                | RW   | 0xFFFF FFFF                |
| 6 | RW   | 0xFFFF FFFF                | RW   | 0xFFFF FFFF                | RW   | 0xFFFF FFFF                |
| 7 | RW   | 0xFFFF FFFF                | RW   | 0xFFFF FFFF                | RW   | 0xFFFF FFFF                |

<sup>(1)</sup> Value exported from SCM and valid for GP device only (see *Chapter 18, Control Module*). The values of the other protection registers can be modified during run time.



# Table 14-555. L4\_AP\_PROT\_GROUP\_ROLES\_k\_H

| Address Offset   | 0x204 + (0x08*k)                                                                                                               | Index               |                                                    |
|------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------|
| Physical Address | 0x4800 0284 + (0x08*k)<br>0x4840 0284 + (0x08*k)<br>0x4880 0284 + (0x08*k)<br>0x4A00 0284 + (0x08*k)<br>0x4AE0 0284 + (0x08*k) | Instance            | PER1_AP<br>PER2_AP<br>PER3_AP<br>CFG_AP<br>WKUP_AP |
| Description      | Define ConnID bit vectors for                                                                                                  | or a protection gro | up.                                                |
| Туре             | R                                                                                                                              |                     |                                                    |

| 3 | 1 3 | 0 2 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   |     |     |    |    |    |    |    |    |    |    |    |    |    |    | ENA | BLE |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Ī | Bits | Field Name | Description                                                                                                                | Туре | Reset  |
|---|------|------------|----------------------------------------------------------------------------------------------------------------------------|------|--------|
|   | 31:0 | ENABLE     | Enabled bits N is 2**W, where W (W is less than or equal to 6) is the number of MReqInfo bits configured for role checking | R    | 0xFFFF |

#### Table 14-556. Register Call Summary for Register L4\_AP\_PROT\_GROUP\_ROLES\_k\_H

#### L4 Interconnects

- Protection Group: [0] [1] [2] [3] [4]
- L4 Firewall Address and Protection Register Settings: [5]
- L4 Address Protection (L4 AP) Register Summary: [6] [7]

# Table 14-557. L4\_AP\_REGION\_I\_L

| Address Offset   | 0x300 + (0x08*I)                                                                                                               | Index              |                                                    |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------|--|
| Physical Address | 0x4800 0300 + (0x08*l)<br>0x4840 0300 + (0x08*l)<br>0x4880 0300 + (0x08*l)<br>0x4A00 0300 + (0x08*l)<br>0x4AE0 0300 + (0x08*l) | Instance           | PER1_AP<br>PER2_AP<br>PER3_AP<br>CFG_AP<br>WKUP_AP |  |
| Description      | Define the base address of                                                                                                     | the region in resp | ect to the segment it belongs to.                  |  |
| Туре             | RW                                                                                                                             |                    |                                                    |  |

| 3 | 30 | 29 | 28 | 27  | 26   | 25  | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10   | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|-----|------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|---|---|---|---|---|---|---|---|---|---|
|   |    |    |    | RES | SER\ | /ED |    |    |    |    |    |    |    |    |    |    |    |    |    | E  | BASE |   |   |   |   |   |   |   |   |   |   |

| Bits  | Field Name | Description                                                       | Туре | Reset                               |
|-------|------------|-------------------------------------------------------------------|------|-------------------------------------|
| 31:21 | RESERVED   | Read returns 0.                                                   | R    | 0x00                                |
| 20:0  | BASE       | Sets the base address of the region relative to its segment base. | R    | See Table 14-561 to<br>Table 14-565 |

# Table 14-558. Register Call Summary for Register L4\_AP\_REGION\_I\_L

#### L4 Interconnects

- L4 Firewall Address and Protection Register Settings: [0]
- Operational Modes Configuration: [1]
- L4 Address Protection (L4 AP) Register Summary: [2] [3]



# Table 14-559. L4\_AP\_REGION\_I\_H

**Description** Define the size, protection group and segment ID of the region

Type RW

| 3 | 31  | 30  | 29  | 28 | 27       | 26 | 25         | 24 | 23       | 22 | 21            | 20 | 19       | 18                  | 17 | 16       | 15 | 14 | 13 | 12   | 11  | 10   | 9  | 8 | 7        | 6 | 5 | 4   | 3  | 2 | 1 | 0      |
|---|-----|-----|-----|----|----------|----|------------|----|----------|----|---------------|----|----------|---------------------|----|----------|----|----|----|------|-----|------|----|---|----------|---|---|-----|----|---|---|--------|
| N | JAN | ODR | SPA | СЕ | RESERVED |    | SEGMENT_ID |    | RESERVED |    | PROT_GROUP_ID |    | RESERVED | BYTE DATA WIDTH EXP |    | PESEBVED | `  |    | Pŀ | IY_T | ARG | GET_ | İD |   | RESERVED |   |   | SIZ | ΖE |   |   | ENABLE |

| Bits  | Field Name          | Description                                                                                          | Туре | Reset                               |
|-------|---------------------|------------------------------------------------------------------------------------------------------|------|-------------------------------------|
| 31:28 | MADDRSPACE          | Target interconnect MAddrSpace                                                                       | R    | See Table 14-561 to<br>Table 14-565 |
| 27    | RESERVED            | Read returns 0                                                                                       | R    | 0x0                                 |
| 26:24 | SEGMENT_ID          | Segment ID of the region                                                                             | R    | See Table 14-561 to<br>Table 14-565 |
| 23    | RESERVED            | Read returns 0                                                                                       | R    | 0x0                                 |
| 22:20 | PROT_GROUP_ID       | Protection group ID                                                                                  | RW   | See Table 14-561 to<br>Table 14-565 |
| 19    | RESERVED            | Read returns 0                                                                                       | R    | 0x0                                 |
| 18:17 | BYTE_DATA_WIDTH_EXP | Target data byte width                                                                               | R    | See Table 14-561 to<br>Table 14-565 |
| 16:15 | RESERVED            | Read returns 0                                                                                       | R    | 0x0                                 |
| 14:8  | PHY_TARGET_ID       | Physical target ID                                                                                   | R    | See Table 14-561 to<br>Table 14-565 |
| 7     | RESERVED            | Read returns 0.                                                                                      | R    | 0x0                                 |
| 6:1   | SIZE                | Define the size of the region in bytes. 2 <sup>SIZE</sup> equals the region.                         | R    | See Table 14-561 to<br>Table 14-565 |
| 0     | ENABLE              | 0x0: Disable the region, no access allows 0x1: Enable the region, with access as define in registers | R    | 0x1                                 |

# Table 14-560. Register Call Summary for Register L4\_AP\_REGION\_I\_H

#### L4 Interconnects

- L4 Firewall Address and Protection Register Settings: [0]
- L4 Address Protection (L4 AP) Register Summary: [1] [2]

#### Table 14-561. L4\_AP\_REGION\_I Reset Value for L4 PER1

| Region | MADDRSP<br>ACE | SEGMENT<br>_ID | PROT_GROUP_I<br>D | BYTE_DATA_WIDT<br>H_EXP | PHY_TARGE<br>T_ID | SIZE | ENABLE | BASE      |
|--------|----------------|----------------|-------------------|-------------------------|-------------------|------|--------|-----------|
| 0      | 0x0            | 0x0            | 0x0               | 0x2                     | 0x00              | 0x0B | 0x1    | 0x00 0000 |
| 1      | 0x1            | 0x0            | 0x7               | 0x2                     | 0x00              | 0x0A | 0x1    | 0x00 1000 |
| 2      | 0x5            | 0x0            | 0x0               | 0x2                     | 0x01              | 0x0B | 0x1    | 0x00 0800 |
| 3      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x04              | 0x0C | 0x1    | 0x02 0000 |



# Table 14-561. L4\_AP\_REGION\_I Reset Value for L4 PER1 (continued)

|        | Table 14-561. L4_AP_REGION_I Reset Value for L4 PER1 (continued) |                |                   |                         |                   |      |        |           |  |
|--------|------------------------------------------------------------------|----------------|-------------------|-------------------------|-------------------|------|--------|-----------|--|
| Region | MADDRSP<br>ACE                                                   | SEGMENT<br>_ID | PROT_GROUP_I<br>D | BYTE_DATA_WIDT<br>H_EXP | PHY_TARGE<br>T_ID | SIZE | ENABLE | BASE      |  |
| 4      | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x05              | 0x0C | 0x1    | 0x02 1000 |  |
| 5      | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x3E              | 0x0C | 0x1    | 0x03 2000 |  |
| 6      | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x3F              | 0x0C | 0x1    | 0x03 3000 |  |
| 7      | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x46              | 0x0C | 0x1    | 0x03 4000 |  |
| 8      | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x47              | 0x0C | 0x1    | 0x03 5000 |  |
| 9      | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x4E              | 0x0C | 0x1    | 0x03 6000 |  |
| 10     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x4F              | 0x0C | 0x1    | 0x03 7000 |  |
| 11     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x56              | 0x0C | 0x1    | 0x03 E000 |  |
| 12     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x57              | 0x0C | 0x1    | 0x03 F000 |  |
| 13     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x0E              | 0x0C | 0x1    | 0x05 5000 |  |
| 14     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x0F              | 0x0C | 0x1    | 0x05 6000 |  |
| 15     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x06              | 0x0C | 0x1    | 0x05 7000 |  |
| 16     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x07              | 0x0C | 0x1    | 0x05 8000 |  |
| 17     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x16              | 0x0C | 0x1    | 0x05 9000 |  |
| 18     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x17              | 0x0C | 0x1    | 0x05 A000 |  |
| 19     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x1E              | 0x0C | 0x1    | 0x05 B000 |  |
| 20     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x1F              | 0x0C | 0x1    | 0x05 C000 |  |
| 21     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x26              | 0x0C | 0x1    | 0x05 D000 |  |
| 22     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x27              | 0x0C | 0x1    | 0x05 E000 |  |
| 23     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x32              | 0x0C | 0x1    | 0x06 0000 |  |
| 24     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x24              | 0x0C | 0x1    | 0x06 A000 |  |
| 25     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x25              | 0x0C | 0x1    | 0x06 B000 |  |
| 26     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x2C              | 0x0C | 0x1    | 0x06 C000 |  |
| 27     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x2D              | 0x0C | 0x1    | 0x06 D000 |  |
| 28     | 0x1                                                              | 0x0            | 0x7               | 0x2                     | 0x0C              | 0x0C | 0x1    | 0x06 E000 |  |
| 29     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x0D              | 0x0C | 0x1    | 0x06 F000 |  |
| 30     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x22              | 0x0C | 0x1    | 0x07 0000 |  |
| 31     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x23              | 0x0C | 0x1    | 0x07 1000 |  |
| 32     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x2A              | 0x0C | 0x1    | 0x07 2000 |  |
| 33     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x2B              | 0x0C | 0x1    | 0x07 3000 |  |
| 34     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x33              | 0x0C | 0x1    | 0x06 1000 |  |
| 35     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x36              | 0x0C | 0x1    | 0x05 3000 |  |
| 36     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x37              | 0x0C | 0x1    | 0x05 4000 |  |
| 37     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x52              | 0x0C | 0x1    | 0x0B 2000 |  |
| 38     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x53              | 0x0C | 0x1    | 0x0B 3000 |  |
| 39     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x0A              | 0x0C | 0x1    | 0x07 8000 |  |
| 40     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x0B              | 0x0C | 0x1    | 0x07 9000 |  |
| 41     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x5E              | 0x0C | 0x1    | 0x08 6000 |  |
| 42     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x5F              | 0x0C | 0x1    | 0x08 7000 |  |
| 43     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x66              | 0x0C | 0x1    | 0x08 8000 |  |
| 44     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x67              | 0x0C | 0x1    | 0x08 9000 |  |
| 45     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x2E              | 0x0C | 0x1    | 0x05 1000 |  |
| 46     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x2F              | 0x0C | 0x1    | 0x05 2000 |  |
| 47     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x08              | 0x0C | 0x1    | 0x09 8000 |  |
| 48     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x09              | 0x0C | 0x1    | 0x09 9000 |  |
| 49     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x10              | 0x0C | 0x1    | 0x09 A000 |  |
| 50     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x11              | 0x0C | 0x1    | 0x09 B000 |  |



# Table 14-561. L4\_AP\_REGION\_I Reset Value for L4 PER1 (continued)

| Region | MADDRSP<br>ACE | SEGMENT<br>_ID | PROT_GROUP_I<br>D | BYTE_DATA_WIDT<br>H_EXP | PHY_TARGE<br>T_ID | SIZE | ENABLE | BASE      |
|--------|----------------|----------------|-------------------|-------------------------|-------------------|------|--------|-----------|
| 51     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x38              | 0x0C | 0x1    | 0x09 C000 |
| 52     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x39              | 0x0C | 0x1    | 0x09 D000 |
| 53     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x1C              | 0x0C | 0x1    | 0x06 8000 |
| 54     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x1D              | 0x0C | 0x1    | 0x06 9000 |
| 55     | 0x0            | 0x0            | 0x1               | 0x2                     | 0x12              | 0x0D | 0x1    | 0x09 0000 |
| 56     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x13              | 0x0C | 0x1    | 0x09 2000 |
| 57     | 0x0            | 0x0            | 0x1               | 0x2                     | 0x42              | 0x0C | 0x1    | 0x0A 4000 |
| 58     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x43              | 0x0C | 0x1    | 0x0A 6000 |
| 59     | 0x0            | 0x0            | 0x1               | 0x2                     | 0x1A              | 0x0E | 0x1    | 0x0A 8000 |
| 60     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x1B              | 0x0C | 0x1    | 0x0A C000 |
| 61     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x20              | 0x0C | 0x1    | 0x0A D000 |
| 62     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x21              | 0x0C | 0x1    | 0x0A E000 |
| 63     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x14              | 0x0C | 0x1    | 0x06 6000 |
| 64     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x15              | 0x0C | 0x1    | 0x06 7000 |
| 65     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x40              | 0x0C | 0x1    | 0x0B 4000 |
| 66     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x41              | 0x0C | 0x1    | 0x0B 5000 |
| 67     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x48              | 0x0C | 0x1    | 0x0B 8000 |
| 68     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x49              | 0x0C | 0x1    | 0x0B 9000 |
| 69     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x18              | 0x0C | 0x1    | 0x0B A000 |
| 70     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x19              | 0x0C | 0x1    | 0x0B B000 |
| 71     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x28              | 0x0C | 0x1    | 0x0D 1000 |
| 72     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x29              | 0x0C | 0x1    | 0x0D 2000 |
| 73     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x30              | 0x0C | 0x1    | 0x0D 5000 |
| 74     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x31              | 0x0C | 0x1    | 0x0D 6000 |
| 75     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x02              | 0x0C | 0x1    | 0x0A 2000 |
| 76     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x03              | 0x0C | 0x1    | 0x0A 3000 |
| 77     | 0x2            | 0x0            | 0x7               | 0x2                     | 0x00              | 0x0A | 0x1    | 0x00 1400 |
| 78     | 0x3            | 0x0            | 0x7               | 0x2                     | 0x00              | 0x0A | 0x1    | 0x00 1800 |
| 79     | 0x4            | 0x0            | 0x7               | 0x2                     | 0x00              | 0x0A | 0x1    | 0x00 1C00 |
| 80     | 0x1            | 0x0            | 0x1               | 0x2                     | 0x42              | 0x0C | 0x1    | 0x0A 5000 |
| 81     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x3A              | 0x0C | 0x1    | 0x07 A000 |
| 82     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x3B              | 0x0C | 0x1    | 0x07 B000 |
| 83     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x4A              | 0x0C | 0x1    | 0x07 C000 |
| 84     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x4B              | 0x0C | 0x1    | 0x07 D000 |

# Table 14-562. L4\_AP\_REGION\_I Reset Value for L4 PER2

| Region | MADDRSP<br>ACE | SEGMENT<br>_ID | PROT_GROUP_I<br>D | BYTE_DATA_WIDT<br>H_EXP | PHY_TARGE<br>T_ID | SIZE | ENABLE | BASE      |
|--------|----------------|----------------|-------------------|-------------------------|-------------------|------|--------|-----------|
| 0      | 0x0            | 0x0            | 0x0               | 0x2                     | 0x00              | 0x0B | 0x1    | 0x00 0000 |
| 1      | 0x1            | 0x0            | 0x7               | 0x2                     | 0x00              | 0x0A | 0x1    | 0x00 1000 |
| 2      | 0x5            | 0x0            | 0x0               | 0x2                     | 0x01              | 0x0B | 0x1    | 0x00 0800 |
| 3      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x0E              | 0x0C | 0x1    | 0x08 4000 |
| 4      | 0x2            | 0x0            | 0x7               | 0x2                     | 0x0A              | 0x0C | 0x1    | 0x00 1400 |
| 5      | 0x3            | 0x0            | 0x7               | 0x2                     | 0x0A              | 0x0C | 0x1    | 0x00 1800 |
| 6      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x11              | 0x0C | 0x1    | 0x08 8000 |
| 7      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x18              | 0x0C | 0x1    | 0x02 C000 |



# Table 14-562. L4\_AP\_REGION\_I Reset Value for L4 PER2 (continued)

|        | Table 14-562. L4_AP_REGION_I Reset Value for L4 PER2 (continued) |                |                   |                         |                   |      |        |           |  |  |
|--------|------------------------------------------------------------------|----------------|-------------------|-------------------------|-------------------|------|--------|-----------|--|--|
| Region | MADDRSP<br>ACE                                                   | SEGMENT<br>_ID | PROT_GROUP_I<br>D | BYTE_DATA_WIDT<br>H_EXP | PHY_TARGE<br>T_ID | SIZE | ENABLE | BASE      |  |  |
| 8      | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x19              | 0x0C | 0x1    | 0x02 D000 |  |  |
| 9      | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x0E              | 0x0D | 0x1    | 0x06 0000 |  |  |
| 10     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x0F              | 0x0C | 0x1    | 0x06 2000 |  |  |
| 11     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x1E              | 0x0D | 0x1    | 0x06 4000 |  |  |
| 12     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x1F              | 0x0C | 0x1    | 0x06 6000 |  |  |
| 13     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x26              | 0x0C | 0x1    | 0x06 8000 |  |  |
| 14     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x27              | 0x0C | 0x1    | 0x06 A000 |  |  |
| 15     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x2E              | 0x0D | 0x1    | 0x06 C000 |  |  |
| 16     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x2F              | 0x0C | 0x1    | 0x6 E000  |  |  |
| 17     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x06              | 0x0C | 0x1    | 0x03 6000 |  |  |
| 18     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x07              | 0x0C | 0x1    | 0x03 8000 |  |  |
| 19     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x36              | 0x0D | 0x1    | 0x07 0000 |  |  |
| 20     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x37              | 0x0C | 0x1    | 0x07 2000 |  |  |
| 21     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x3E              | 0x0C | 0x1    | 0x03 A000 |  |  |
| 22     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x3F              | 0x0C | 0x1    | 0x03 B000 |  |  |
| 23     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x08              | 0x0C | 0x1    | 0x03 C000 |  |  |
| 24     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x09              | 0x0C | 0x1    | 0x03 D000 |  |  |
| 25     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x30              | 0x0C | 0x1    | 0x03 E000 |  |  |
| 26     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x31              | 0x0C | 0x1    | 0x03 F000 |  |  |
| 27     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x38              | 0x0C | 0x1    | 0x04 0000 |  |  |
| 28     | 0x1                                                              | 0x0            | 0x7               | 0x2                     | 0x39              | 0x0C | 0x1    | 0x04 1000 |  |  |
| 29     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x20              | 0x0C | 0x1    | 0x04 2000 |  |  |
| 30     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x21              | 0x0C | 0x1    | 0x04 3000 |  |  |
| 31     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x16              | 0x0D | 0x1    | 0x08 0000 |  |  |
| 32     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x17              | 0x0C | 0x1    | 0x08 2000 |  |  |
| 33     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x1A              | 0x0C | 0x1    | 0x04 A000 |  |  |
| 34     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x1B              | 0x0C | 0x1    | 0x04 B000 |  |  |
| 35     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x14              | 0x0D | 0x1    | 0x07 4000 |  |  |
| 36     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x15              | 0x0C | 0x1    | 0x07 6000 |  |  |
| 37     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x24              | 0x0C | 0x1    | 0x05 0000 |  |  |
| 38     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x25              | 0x0C | 0x1    | 0x05 1000 |  |  |
| 39     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x0C              | 0x0D | 0x1    | 0x07 8000 |  |  |
| 40     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x0D              | 0x0C | 0x1    | 0x07 A000 |  |  |
| 41     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x2C              | 0x0C | 0x1    | 0x05 4000 |  |  |
| 42     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x2D              | 0x0C | 0x1    | 0x05 5000 |  |  |
| 43     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x04              | 0x0D | 0x1    | 0x07 C000 |  |  |
| 44     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x05              | 0x0C | 0x1    | 0x07 E000 |  |  |
| 45     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x1C              | 0x0C | 0x1    | 0x04 C000 |  |  |
| 46     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x1D              | 0x0C | 0x1    | 0x04 D000 |  |  |
| 47     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x02              | 0x0C | 0x1    | 0x02 0000 |  |  |
| 48     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x03              | 0x0C | 0x1    | 0x02 1000 |  |  |
| 49     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x0A              | 0x0C | 0x1    | 0x02 2000 |  |  |
| 50     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x0B              | 0x0C | 0x1    | 0x02 3000 |  |  |
| 51     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x12              | 0x0C | 0x1    | 0x02 4000 |  |  |
| 52     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x13              | 0x0C | 0x1    | 0x02 5000 |  |  |
| 53     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x40              | 0x0C | 0x1    | 0x04 6000 |  |  |
| 54     | 0x0                                                              | 0x0            | 0x7               | 0x2                     | 0x41              | 0x0C | 0x1    | 0x04 7000 |  |  |



# Table 14-562. L4\_AP\_REGION\_I Reset Value for L4 PER2 (continued)

| Region | MADDRSP<br>ACE | SEGMENT<br>_ID | PROT_GROUP_I<br>D | BYTE_DATA_WIDT<br>H_EXP | PHY_TARGE<br>T_ID | SIZE | ENABLE | BASE      |
|--------|----------------|----------------|-------------------|-------------------------|-------------------|------|--------|-----------|
| 55     | 0x0            | 0x0            | 0x1               | 0x2                     | 0x48              | 0x0C | 0x1    | 0x04 8000 |
| 56     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x49              | 0x0C | 0x1    | 0x04 9000 |
| 57     | 0x0            | 0x0            | 0x1               | 0x2                     | 0x28              | 0x0D | 0x1    | 0x05 8000 |
| 58     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x29              | 0x0C | 0x1    | 0x05 A000 |
| 59     | 0x0            | 0x0            | 0x1               | 0x2                     | 0x46              | 0x0C | 0x1    | 0x05 B000 |
| 60     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x47              | 0x0C | 0x1    | 0x05 C000 |
| 61     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x22              | 0x0C | 0x1    | 0x05 D000 |
| 62     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x23              | 0x0C | 0x1    | 0x05 E000 |

# Table 14-563. L4\_AP\_REGION\_I Reset Value for L4 PER3

| Region | MADDRSP<br>ACE | SEGMENT<br>_ID | PROT_GROUP_I<br>D | BYTE_DATA_WIDT<br>H_EXP | PHY_TARGE<br>T_ID | SIZE | ENABLE | BASE      |
|--------|----------------|----------------|-------------------|-------------------------|-------------------|------|--------|-----------|
| 0      | 0x0            | 0x0            | 0x0               | 0x2                     | 0x00              | 0x0B | 0x1    | 0x00 0000 |
| 1      | 0x5            | 0x0            | 0x0               | 0x2                     | 0x01              | 0x0B | 0x1    | 0x00 0800 |
| 2      | 0x1            | 0x0            | 0x7               | 0x2                     | 0x00              | 0x0A | 0x1    | 0x00 1000 |
| 3      | 0x2            | 0x0            | 0x7               | 0x2                     | 0x00              | 0x0A | 0x1    | 0x00 1400 |
| 4      | 0x3            | 0x0            | 0x7               | 0x2                     | 0x0A              | 0x0C | 0x1    | 0x00 1800 |
| 5      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x08              | 0x0C | 0x1    | 0x02 0000 |
| 6      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x09              | 0x0C | 0x1    | 0x02 1000 |
| 7      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x24              | 0x0C | 0x1    | 0x02 2000 |
| 8      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x25              | 0x0C | 0x1    | 0x02 3000 |
| 9      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x26              | 0x0C | 0x1    | 0x02 4000 |
| 10     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x27              | 0x0C | 0x1    | 0x02 5000 |
| 11     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x0C              | 0x0C | 0x1    | 0x02 6000 |
| 12     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x0D              | 0x0C | 0x1    | 0x02 7000 |
| 13     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x16              | 0x0C | 0x1    | 0x02 8000 |
| 14     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x17              | 0x0C | 0x1    | 0x02 9000 |
| 15     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x10              | 0x0C | 0x1    | 0x02 A000 |
| 16     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x11              | 0x0C | 0x1    | 0x02 B000 |
| 17     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x02              | 0x0C | 0x1    | 0x02 C000 |
| 18     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x03              | 0x0C | 0x1    | 0x02 D000 |
| 19     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x14              | 0x0C | 0x1    | 0x02 E000 |
| 20     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x15              | 0x0C | 0x1    | 0x02 F000 |
| 21     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x0A              | 0x10 | 0x1    | 0x17 0000 |
| 22     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x0B              | 0x0C | 0x1    | 0x18 0000 |
| 23     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x2E              | 0x0C | 0x1    | 0x19 0000 |
| 24     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x2F              | 0x0C | 0x1    | 0x1A 0000 |
| 25     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x34              | 0x10 | 0x1    | 0x1B 0000 |
| 26     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x35              | 0x0C | 0x1    | 0x1C 0000 |
| 27     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x30              | 0x0C | 0x1    | 0x1D 0000 |
| 28     | 0x1            | 0x0            | 0x7               | 0x2                     | 0x31              | 0x0C | 0x1    | 0x1E 0000 |
| 29     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x12              | 0x0C | 0x1    | 0x03 8000 |
| 30     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x13              | 0x0C | 0x1    | 0x03 9000 |
| 31     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x32              | 0x0D | 0x1    | 0x05 C000 |
| 32     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x33              | 0x0C | 0x1    | 0x05 D000 |
| 33     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x3E              | 0x0C | 0x1    | 0x03 A000 |



# Table 14-563. L4\_AP\_REGION\_I Reset Value for L4 PER3 (continued)

| Region | MADDRSP | SEGMENT            | PROT_GROUP_I |                     | PHY_TARGE           | SIZE | ENABLE | BASE      |
|--------|---------|--------------------|--------------|---------------------|---------------------|------|--------|-----------|
| 34     | Ox0     | _ <b>ID</b><br>0x0 | 0x7          | <b>H_EXP</b><br>0x2 | <b>T_ID</b><br>0x3F | 0x0C | 0x1    | 0x03 B000 |
| 35     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x3A                | 0x0D | 0x1    | 0x03 C000 |
| 36     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x3B                | 0x0C | 0x1    | 0x03 D000 |
| 37     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x46                | 0x0C | 0x1    | 0x03 E000 |
| 38     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x47                | 0x0C | 0x1    | 0x03 F000 |
| 39     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x64                | 0x0D | 0x1    | 0x04 0000 |
| 40     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x65                | 0x0D | 0x1    | 0x04 1000 |
| 41     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x4E                | 0x0C | 0x1    | 0x04 2000 |
| 42     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x4F                | 0x0C | 0x1    | 0x04 3000 |
| 43     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x42                | 0x0C | 0x1    | 0x04 4000 |
| 44     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x43                | 0x0C | 0x1    | 0x04 5000 |
| 45     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x48                | 0x0C | 0x1    | 0x04 6000 |
| 46     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x49                | 0x0C | 0x1    | 0x04 7000 |
| 47     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x46                | 0x0C | 0x1    | 0x04 8000 |
| 48     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x37                | 0x0C | 0x1    | 0x04 9000 |
| 49     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x38                | 0x0C | 0x1    | 0x04 A000 |
| 50     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x39                | 0x0C | 0x1    | 0x04 B000 |
| 51     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x44                | 0x0C | 0x1    | 0x04 C000 |
| 52     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x45                | 0x0C | 0x1    | 0x04 D000 |
| 53     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x4C                | 0x0C | 0x1    | 0x04 E000 |
| 54     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x4D                | 0x0C | 0x1    | 0x04 F000 |
| 55     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x40                | 0x0C | 0x1    | 0x05 0000 |
| 56     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x41                | 0x0C | 0x1    | 0x05 1000 |
| 57     | 0x0     | 0x0                | 0x1          | 0x2                 | 0x54                | 0x0C | 0x1    | 0x05 2000 |
| 58     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x55                | 0x0C | 0x1    | 0x05 3000 |
| 59     | 0x0     | 0x0                | 0x1          | 0x2                 | 0x1A                | 0x0C | 0x1    | 0x05 4000 |
| 60     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x1B                | 0x0C | 0x1    | 0x05 5000 |
| 61     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x22                | 0x0C | 0x1    | 0x05 6000 |
| 62     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x23                | 0x0C | 0x1    | 0x05 7000 |
| 63     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x2A                | 0x0C | 0x1    | 0x05 8000 |
| 64     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x2B                | 0x0C | 0x1    | 0x05 9000 |
| 65     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x5C                | 0x0C | 0x1    | 0x05 A000 |
| 66     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x5D                | 0x0C | 0x1    | 0x05 B000 |
| 67     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x52                | 0x0C | 0x1    | 0x06 4000 |
| 68     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x53                | 0x0C | 0x1    | 0x06 5000 |
| 69     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x6C                | 0x0C | 0x1    | 0x05 E000 |
| 70     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x6D                | 0x0C | 0x1    | 0x05 F000 |
| 71     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x4A                | 0x0C | 0x1    | 0x06 0000 |
| 72     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x4B                | 0x0C | 0x1    | 0x06 1000 |
| 73     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x74                | 0x0C | 0x1    | 0x06 2000 |
| 74     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x75                | 0x0C | 0x1    | 0x06 3000 |
| 75     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x3C                | 0x0C | 0x1    | 0x14 0000 |
| 76     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x3D                | 0x0C | 0x1    | 0x16 0000 |
| 77     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x1E                | 0x0C | 0x1    | 0x01 6000 |
| 78     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x1F                | 0x0C | 0x1    | 0x01 7000 |
| 79     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x06                | 0x11 | 0x1    | 0x0C 0000 |
| 80     | 0x0     | 0x0                | 0x7          | 0x2                 | 0x07                | 0x0C | 0x1    | 0x0E 0000 |



# Table 14-563. L4\_AP\_REGION\_I Reset Value for L4 PER3 (continued)

| Region | MADDRSP<br>ACE | SEGMENT<br>_ID | PROT_GROUP_I<br>D | BYTE_DATA_WIDT<br>H_EXP | PHY_TARGE<br>T_ID | SIZE | ENABLE | BASE      |
|--------|----------------|----------------|-------------------|-------------------------|-------------------|------|--------|-----------|
| 81     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x20              | 0x0C | 0x1    | 0x00 4000 |
| 82     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x21              | 0x0C | 0x1    | 0x00 5000 |
| 83     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x0E              | 0x11 | 0x1    | 0x08 0000 |
| 84     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x0F              | 0x0C | 0x1    | 0x0A 0000 |
| 85     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x01              | 0x11 | 0x1    | 0x10 0000 |
| 86     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x05              | 0x0C | 0x1    | 0x12 0000 |
| 87     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x28              | 0x0C | 0x1    | 0x01 0000 |
| 88     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x29              | 0x0C | 0x1    | 0x01 1000 |
| 89     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x18              | 0x0C | 0x1    | 0x00 A000 |
| 90     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x19              | 0x0C | 0x1    | 0x00 B000 |
| 91     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x1C              | 0x0C | 0x1    | 0x01 C000 |
| 92     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x1D              | 0x0C | 0x1    | 0x01 D000 |
| 93     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x2C              | 0x0C | 0x1    | 0x01 E000 |
| 94     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x2D              | 0x0C | 0x1    | 0x01 F000 |
| 95     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x7C              | 0x0C | 0x1    | 0x00 2000 |
| 96     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x7D              | 0x0C | 0x1    | 0x00 3000 |

# Table 14-564. L4\_AP\_REGION\_I Reset Value for L4 CFG

| Region | MADDRSP<br>ACE | SEGMENT<br>_ID | PROT_GROUP_I<br>D | BYTE_DATA_WID<br>TH_EXP | PHY_TARGET<br>_ID | SIZE | ENABLE | BASE     |
|--------|----------------|----------------|-------------------|-------------------------|-------------------|------|--------|----------|
| 0      | 0x0            | 0x0            | 0x0               | 0x2                     | 0x00              | 0x0B | 0x1    | 0x0 0000 |
| 1      | 0x5            | 0x0            | 0x0               | 0x2                     | 0x01              | 0x0B | 0x1    | 0x0 0800 |
| 2      | 0x1            | 0x0            | 0x7               | 0x2                     | 0x00              | 0x0C | 0x1    | 0x0 1000 |
| 3      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x08              | 0x0D | 0x1    | 0x0 2000 |
| 4      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x09              | 0x0C | 0x1    | 0x0 4000 |
| 5      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x10              | 0x0C | 0x1    | 0x0 5000 |
| 6      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x11              | 0x0C | 0x1    | 0x0 6000 |
| 7      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x0E              | 0x0D | 0x1    | 0x0 8000 |
| 8      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x0F              | 0x0C | 0x1    | 0x0 A000 |
| 9      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x02              | 0x0C | 0x1    | 0x5 6000 |
| 10     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x03              | 0x0C | 0x1    | 0x5 7000 |
| 11     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x1A              | 0x0D | 0x1    | 0x5 E000 |
| 12     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x1B              | 0x0C | 0x1    | 0x6 0000 |
| 13     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x20              | 0x0F | 0x1    | 0x8 0000 |
| 14     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x21              | 0x0C | 0x1    | 0x8 8000 |
| 15     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x40              | 0x0F | 0x1    | 0xA 0000 |
| 16     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x41              | 0x0C | 0x1    | 0xA 8000 |
| 17     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x72              | 0x0C | 0x1    | 0xD 9000 |
| 18     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x73              | 0x0C | 0x1    | 0xD A000 |
| 19     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x18              | 0x0C | 0x1    | 0xD D000 |
| 20     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x19              | 0x0C | 0x1    | 0xD E000 |
| 21     | 0x0            | 0x0            | 0x5               | 0x2                     | 0x28              | 0x0C | 0x1    | 0xE 0000 |
| 22     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x29              | 0x0C | 0x1    | 0xE 1000 |
| 23     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x04              | 0x0C | 0x1    | 0xF 4000 |
| 24     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x05              | 0x0C | 0x1    | 0xF 5000 |
| 25     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x78              | 0x0C | 0x1    | 0xF 6000 |



# Table 14-564. L4\_AP\_REGION\_I Reset Value for L4 CFG (continued)

| Region | MADDRSP<br>ACE | SEGMENT<br>_ID | PROT_GROUP_I<br>D | BYTE_DATA_WID<br>TH_EXP | PHY_TARGET<br>_ID | SIZE | ENABLE | BASE     |
|--------|----------------|----------------|-------------------|-------------------------|-------------------|------|--------|----------|
| 26     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x79              | 0x0C | 0x1    | 0xF 7000 |
| 27     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x3C              | 0x0C | 0x1    | 0x0 2000 |
| 28     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x3D              | 0x0C | 0x1    | 0x0 3000 |
| 29     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x1E              | 0x0C | 0x1    | 0x0 8000 |
| 30     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x1F              | 0x0C | 0x1    | 0x0 9000 |
| 31     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x06              | 0x10 | 0x1    | 0x4 0000 |
| 32     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x07              | 0x0C | 0x1    | 0x5 0000 |
| 33     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x50              | 0x0C | 0x1    | 0x5 1000 |
| 34     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x51              | 0x0C | 0x1    | 0x5 2000 |
| 35     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x54              | 0x0C | 0x1    | 0x5 3000 |
| 36     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x55              | 0x0C | 0x1    | 0x5 4000 |
| 37     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x46              | 0x0C | 0x1    | 0x5 5000 |
| 38     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x47              | 0x0C | 0x1    | 0x5 6000 |
| 39     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x58              | 0x0C | 0x1    | 0x5 7000 |
| 40     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x59              | 0x0C | 0x1    | 0x5 8000 |
| 41     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x60              | 0x0C | 0x1    | 0x5 B000 |
| 42     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x61              | 0x0C | 0x1    | 0x5 C000 |
| 43     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x12              | 0x0C | 0x1    | 0x1 8000 |
| 44     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x13              | 0x0C | 0x1    | 0x1 9000 |
| 45     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x3A              | 0x0C | 0x1    | 0x5 D000 |
| 46     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x3B              | 0x0C | 0x1    | 0x5 E000 |
| 47     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x56              | 0x0C | 0X1    | 0x5 F000 |
| 48     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x57              | 0x0C | 0x1    | 0x6 0000 |
| 49     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x32              | 0x0C | 0x1    | 0x6 1000 |
| 50     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x33              | 0x0C | 0x1    | 0x6 2000 |
| 51     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x5C              | 0x0C | 0x1    | 0x6 3000 |
| 52     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x5D              | 0x0C | 0x01   | 0x6 4000 |
| 53     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x4E              | 0x0C | 0x01   | 0x6 5000 |
| 54     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x4F              | 0x0C | 0x01   | 0x6 6000 |
| 55     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x5E              | 0x0C | 0X01   | 0x6 7000 |
| 56     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x5F              | 0x0C | 0x01   | 0x6 8000 |
| 57     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x68              | 0x0C | 0x01   | 0x6 D000 |
| 58     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x69              | 0x0C | 0x01   | 0x6 E000 |
| 59     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x42              | 0x0F | 0x01   | 0x9 0000 |
| 60     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x43              | 0x0C | 0x01   | 0x9 8000 |
| 61     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x48              | 0x0C | 0x01   | 0x7 1000 |
| 62     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x49              | 0x0C | 0x01   | 0x7 2000 |
| 63     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x2A              | 0x0C | 0x01   | 0x7 3000 |
| 64     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x2B              | 0x0C | 0x01   | 07 4000  |
| 65     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x64              | 0x0C | 0x01   | 0x7 5000 |
| 66     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x65              | 0x0C | 0x01   | 0x7 6000 |
| 67     | 0x0            | 0x1            | 0x1               | 0x2                     | 0x66              | 0x0C | 0x01   | 0x7 7000 |
| 68     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x67              | 0x0C | 0x01   | 0x7 8000 |
| 69     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x26              | 0x0C | 0x01   | 0x8 1000 |
| 70     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x27              | 0x0C | 0x01   | 0x8 2000 |
| 71     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x2E              | 0x0C | 0x01   | 0x8 3000 |
| 72     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x2F              | 0x0C | 0x01   | 0x8 4000 |



# Table 14-564. L4\_AP\_REGION\_I Reset Value for L4 CFG (continued)

| Region | MADDRSP<br>ACE | SEGMENT<br>_ID | PROT_GROUP_I<br>D | BYTE_DATA_WID<br>TH_EXP | PHY_TARGET<br>_ID | SIZE | ENABLE | BASE     |
|--------|----------------|----------------|-------------------|-------------------------|-------------------|------|--------|----------|
| 73     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x36              | 0x0C | 0x01   | 0x8 5000 |
| 74     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x37              | 0x0C | 0x01   | 0x8 6000 |
| 75     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x74              | 0x0C | 0x01   | 0x8 7000 |
| 76     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x75              | 0x0C | 0x01   | 0x8 8000 |
| 77     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x3E              | 0x0C | 0x01   | 0x0 0000 |
| 78     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x3F              | 0x0C | 0x01   | 0x0 1000 |
| 79     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x30              | 0x0C | 0x01   | 0x0 A000 |
| 80     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x31              | 0x0C | 0x01   | 0x0 B000 |
| 81     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x0C              | 0x0C | 0x01   | 0x0 C000 |
| 82     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x0D              | 0x0C | 0x01   | 0x0 D000 |
| 83     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x22              | 0x0C | 0x01   | 0x0 E000 |
| 84     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x23              | 0x0C | 0x01   | 0x0 F000 |
| 85     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x14              | 0x0C | 0x01   | 0x1 0000 |
| 86     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x15              | 0x0C | 0x01   | 0x1 1000 |
| 87     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x16              | 0x0C | 0x01   | 0x1 2000 |
| 88     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x17              | 0x0C | 0x01   | 0x1 3000 |
| 89     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x1C              | 0x0C | 0x01   | 0x1 4000 |
| 90     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x1D              | 0x0C | 0x01   | 0x1 5000 |
| 91     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x4C              | 0x0C | 0x01   | 0x2 A000 |
| 92     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x4D              | 0x0C | 0x01   | 0x2 B000 |
| 93     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x38              | 0x0C | 0x01   | 0x1 C000 |
| 94     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x39              | 0x0C | 0X01   | 0x1 D000 |
| 95     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x0A              | 0x0C | 0x01   | 0x1 E000 |
| 96     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x0B              | 0x0C | 0x01   | 0x1 F000 |
| 97     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x24              | 0x0C | 0x01   | 0x2 0000 |
| 98     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x25              | 0x0C | 0x01   | 0x2 1000 |
| 99     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x44              | 0x0C | 0x01   | 0x2 4000 |
| 100    | 0x0            | 0x2            | 0x7               | 0x2                     | 0x45              | 0x0C | 0x01   | 0x2 5000 |
| 101    | 0x0            | 0x2            | 0x1               | 0x2                     | 0x2C              | 0x0C | 0x01   | 0x2 6000 |
| 102    | 0x0            | 0x2            | 0x7               | 0x2                     | 0x2D              | 0x0C | 0x01   | 0x2 7000 |
| 103    | 0x0            | 0x1            | 0x1               | 0x2                     | 0x4A              | 0x0C | 0x01   | 0x6 9000 |
| 104    | 0x0            | 0x1            | 0x7               | 0x2                     | 0x4B              | 0x0C | 0x01   | 0x6 A000 |
| 105    | 0x0            | 0x1            | 0x1               | 0x2                     | 0x34              | 0x0C | 0x01   | 0x7 9000 |
| 106    | 0x0            | 0x1            | 0x7               | 0x2                     | 0x35              | 0x0C | 0x01   | 0x7 A000 |
| 107    | 0x0            | 0x1            | 0x1               | 0x2                     | 0x52              | 0x0C | 0x01   | 0x6 B000 |
| 108    | 0x0            | 0x1            | 0x7               | 0x2                     | 0x53              | 0x0C | 0x01   | 0x6 C000 |
| 109    | 0x0            | 0x2            | 0x1               | 0x2                     | 0x6C              | 0x0C | 0x01   | 0x2 C000 |
| 110    | 0x0            | 0x2            | 0x7               | 0x2                     | 0x6D              | 0x0C | 0x01   | 0x2 D000 |
| 111    | 0x0            | 0x2            | 0x1               | 0x2                     | 0x6E              | 0x0C | 0x01   | 0x2 E000 |
| 112    | 0x0            | 0x2            | 0x7               | 0x2                     | 0x6F              | 0x0C | 0x01   | 0x2 F000 |
| 113    | 0x0            | 0x2            | 0x1               | 0x2                     | 0x70              | 0x0C | 0x01   | 0x3 0000 |
| 114    | 0x0            | 0x2            | 0x7               | 0x2                     | 0x71              | 0x0C | 0x01   | 0x3 1000 |
| 115    | 0x0            | 0x2            | 0x1               | 0x2                     | 0x5A              | 0x0C | 0x01   | 0x3 2000 |
| 116    | 0x0            | 0x2            | 0x7               | 0x2                     | 0x5B              | 0x0C | 0x01   | 0x3 3000 |
| 117    | 0x1            | 0x2            | 0x1               | 0x2                     | 0x76              | 0x0C | 0x01   | 0x3 4000 |
| 118    | 0x0            | 0x2            | 0x7               | 0x2                     | 0x77              | 0x0C | 0x01   | 0x3 5000 |
| 119    | 0x0            | 0x2            | 0x1               | 0x2                     | 0x62              | 0x0C | 0x01   | 0x3 6000 |



# Table 14-564. L4\_AP\_REGION\_I Reset Value for L4 CFG (continued)

| Region | MADDRSP<br>ACE | SEGMENT<br>_ID | PROT_GROUP_I<br>D | BYTE_DATA_WID<br>TH_EXP | PHY_TARGET<br>_ID | SIZE | ENABLE | BASE     |
|--------|----------------|----------------|-------------------|-------------------------|-------------------|------|--------|----------|
| 120    | 0x0            | 0x2            | 0x7               | 0x2                     | 0x63              | 0x0C | 0x01   | 0x3 7000 |
| 121    | 0x0            | 0x1            | 0x7               | 0x2                     | 0x7C              | 0x0C | 0x01   | 0x7 B000 |
| 122    | 0x0            | 0x1            | 0x7               | 0x2                     | 0x7D              | 0x0C | 0x01   | 0x7 C000 |
| 123    | 0x0            | 0x1            | 0x7               | 0x2                     | 0x7E              | 0x0C | 0x01   | 0x7 D000 |
| 124    | 0x0            | 0x1            | 0x7               | 0x2                     | 0x7F              | 0x0C | 0x01   | 0x7 E000 |
| 125    | 0x0            | 0x1            | 0x1               | 0x2                     | 0x6A              | 0x0C | 0x01   | 0x5 9000 |
| 126    | 0x0            | 0x1            | 0x7               | 0x2                     | 0x6B              | 0x0C | 0x01   | 0x5 A000 |
| 127    | 0x0            | 0x2            | 0x1               | 0x2                     | 0x7A              | 0x0C | 0x01   | 0x1 A000 |
| 128    | 0x0            | 0x2            | 0x7               | 0x2                     | 0x7B              | 0x0C | 0x01   | 0x1 B000 |

# Table 14-565. L4\_AP\_REGION\_I Reset values for L4 WKUP

| Region | MADDRSP<br>ACE | SEGMENT<br>_ID | PROT_GROUP<br>_ID | BYTE_DATA_WI<br>DTH_EXP | PHY_TARGE<br>T_ID | SIZE | ENABLE | BASE   |
|--------|----------------|----------------|-------------------|-------------------------|-------------------|------|--------|--------|
| 0      | 0x0            | 0x0            | 0x0               | 0x2                     | 0x0               | 0x0B | 0x01   | 0x0000 |
| 1      | 0x1            | 0x0            | 0x7               | 0x2                     | 0x0               | 0x0C | 0x01   | 0x1000 |
| 2      | 0x5            | 0x0            | 0x0               | 0x2                     | 0x01              | 0x0B | 0x01   | 0x0800 |
| 3      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x10              | 0x0D | 0x01   | 0x6000 |
| 4      | 0x0            | 0x0            | 0x7               | 0x2                     | 0x11              | 0x0C | 0x01   | 0x8000 |
| 5      | 0x0            | 0x1            | 0x7               | 0x2                     | 0x20              | 0x0C | 0x01   | 0x0000 |
| 6      | 0x0            | 0x1            | 0x7               | 0x2                     | 0x21              | 0x0C | 0x01   | 0x1000 |
| 7      | 0x0            | 0x1            | 0x7               | 0x2                     | 0x28              | 0x0C | 0x01   | 0x4000 |
| 8      | 0x0            | 0x1            | 0x7               | 0x2                     | 0x29              | 0x0C | 0x01   | 0x5000 |
| 9      | 0x0            | 0x1            | 0x7               | 0x2                     | 0x30              | 0x0C | 0x01   | 0x8000 |
| 10     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x31              | 0x0C | 0x01   | 0x9000 |
| 11     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x38              | 0x0C | 0x01   | 0xC000 |
| 12     | 0x0            | 0x1            | 0x7               | 0x2                     | 0x39              | 0x0C | 0x01   | 0xD000 |
| 13     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x48              | 0x0C | 0x01   | 0x6000 |
| 14     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x49              | 0x0C | 0x01   | 0xA000 |
| 15     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x40              | 0x0C | 0x01   | 0x4000 |
| 16     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x41              | 0x0C | 0x01   | 0x5000 |
| 17     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x50              | 0x0C | 0x01   | 0xC000 |
| 18     | 0x0            | 0x0            | 0x7               | 0x2                     | 0x51              | 0x0C | 0x01   | 0xD000 |
| 19     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x08              | 0x0C | 0x01   | 0x0000 |
| 20     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x09              | 0x0C | 0x01   | 0x1000 |
| 21     | 0x0            | 0x2            | 0x1               | 0x2                     | 0x18              | 0x0C | 0x01   | 0x2000 |
| 22     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x19              | 0x0C | 0x01   | 0x3000 |
| 23     | 0x1            | 0x2            | 0x3               | 0x2                     | 0x48              | 0x0A | 0x01   | 0x7000 |
| 24     | 0x2            | 0x2            | 0x1               | 0x2                     | 0x48              | 0x0B | 0x01   | 0x8000 |
| 25     | 0x5            | 0x2            | 0x4               | 0x2                     | 0x48              | 0x08 | 0x01   | 0x9000 |
| 26     | 0x3            | 0x2            | 0x1               | 0x2                     | 0x48              | 0x09 | 0x01   | 0x8800 |
| 27     | 0x4            | 0x2            | 0x1               | 0x2                     | 0x48              | 80x0 | 0x01   | 0x8A00 |
| 28     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x02              | 0x0C | 0x01   | 0xB000 |
| 29     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x03              | 0x0C | 0x01   | 0xC000 |
| 30     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x04              | 0x0D | 0x01   | 0xC000 |
| 31     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x05              | 0x0C | 0x01   | 0xE000 |
| 32     | 0x0            | 0x2            | 0x7               | 0x2                     | 0x58              | 0x0C | 0x01   | 0xF000 |



# Table 14-565. L4\_AP\_REGION\_I Reset values for L4 WKUP (continued)

| Region | MADDRSP<br>ACE | SEGMENT<br>_ID | PROT_GROUP<br>_ID | BYTE_DATA_WI<br>DTH_EXP | PHY_TARGE<br>T_ID | SIZE | ENABLE | BASE   |
|--------|----------------|----------------|-------------------|-------------------------|-------------------|------|--------|--------|
| 33     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x59              | 0x0C | 0x01   | 0x0000 |
| 34     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x60              | 0x0C | 0x01   | 0x1000 |
| 35     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x61              | 0x0C | 0x01   | 0x2000 |
| 36     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x0A              | 0x0C | 0x01   | 0x3000 |
| 37     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x0B              | 0x0C | 0x01   | 0x4000 |
| 38     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x0C              | 0x0C | 0x01   | 0x5000 |
| 39     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x0D              | 0x0C | 0x01   | 0x6000 |
| 40     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x68              | 0x0C | 0x01   | 0x7000 |
| 41     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x69              | 0x0C | 0x01   | 0x8000 |
| 42     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x70              | 0x0C | 0x01   | 0x9000 |
| 43     | 0x0            | 0x3            | 0x7               | 0x2                     | 0x71              | 0x0C | 0x01   | 0xA000 |